An Efficient Real-Time Embedded Application Mapping for NoC Based Multiprocessor System on Chip

被引:7
|
作者
Kumar, Aruru Sai [1 ]
Reddy, B. Naresh Kumar [2 ]
机构
[1] VNR Vignana Jyothi Inst Engn & Technol, Dept ECE, Hyderabad, Telangana, India
[2] Natl Inst Technol, Dept Elect & Commun Engn, Tiruchirappalli 620015, Tamil Nadu, India
关键词
System on Chip (SoC); Network on Chip (NoC); Core mapping; Real-time embedded applications; Performance; ENERGY; AWARE; NETWORK; COMMUNICATION; RELIABILITY; PERFORMANCE; ALGORITHM;
D O I
10.1007/s11277-022-10080-x
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
The Network on Chip architecture's performance metrics and inter-core communication are significantly impacted by the acceleration of the evolution of the components integrated on a single chip. Therefore, it is crucial to offer an effective mapping between the cores so that communication between them improves in order to solve such problems. Throughput and latency both have a higher impact on outperforming the network's performance in NoC. In this research paper, an efficient mapping strategy implemented on the real-time embedded applications named ERTEAM is presented. In this algorithm, based on the minimum core average distance the mapping region is finalized, ensuring the overall mapping area reduced. The PE's mapped according to the minimum communication energy in the selected mapping region. This research is evaluated on a set of embedded applications, which reveals a reduction in latency at 12.3% and 8.4%, the simulation time reduces at an average of 19% and 9.6%, the throughput increases at 14.5% and 7.8% and reduces the communication energy by 15.6% and 5.2% against Branch and Bound Based Mapping (BBPCR) and segmented brute-force mapping respectively. The proposed ERTEAM is simulated and tested on Xilinxs Zynq UltraScale+ MPSoC ZCU104 Evaluation Kit using Xilinx Vivado 2020.2 software platform. The obtained hardware implementation results outperformed the delay and area metrics.
引用
收藏
页码:2937 / 2952
页数:16
相关论文
共 50 条
  • [1] An Efficient Real-Time Embedded Application Mapping for NoC Based Multiprocessor System on Chip
    Aruru Sai Kumar
    B. Naresh Kumar Reddy
    Wireless Personal Communications, 2023, 128 : 2937 - 2952
  • [2] Real-time application to multiprocessor-system-on-chip mapping strategy for system-level design tool
    Jia, Z. J.
    Bautista, T.
    Nunez, A.
    ELECTRONICS LETTERS, 2009, 45 (12) : 613 - 614
  • [3] A Cross-Domain Multiprocessor System-on-a-Chip for Embedded Real-Time Systems
    Obermaisser, Roman
    Kopetz, Hermann
    Paukovits, Christian
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2010, 6 (04) : 548 - 567
  • [4] Hardware support for real-time embedded multiprocessor system-on-a-chip memory management
    Shalan, M
    Mooney, VJ
    CODES 2002: PROCEEDINGS OF THE TENTH INTERNATIONAL SYMPOSIUM ON HARDWARE/SOFTWARE CODESIGN, 2002, : 79 - 84
  • [5] FPGA based Multiprocessor Embedded System for Real-Time Image Processing
    Masud, Nauman
    Nasir, Jahanzeb
    Nazir, Muhammad Shahid
    Aqil, Muhammad
    2015 15TH INTERNATIONAL CONFERENCE ON CONTROL, AUTOMATION AND SYSTEMS (ICCAS), 2015, : 436 - 438
  • [6] An Efficient Algorithm for Mapping Real Time Embedded Applications on NoC Architecture
    Khan, Sarzamin
    Anjum, Sheraz
    Gulzari, Usman Ali
    Afzal, Muhammad Khalil
    Umer, Tariq
    Ishmanov, Farruh
    IEEE ACCESS, 2018, 6 : 16324 - 16335
  • [7] An Efficient Technique of Application Mapping and Scheduling on Real-Time Multiprocessor Systems for Throughput Optimization
    Liu, Weichen
    Xiao, Chunhua
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2016, 15 (04)
  • [8] A MicroBlaze-Based Multiprocessor System on Chip for Real-Time Cardiac Monitoring
    El Mimouni, El Hassan
    Karim, Mohammed
    2014 INTERNATIONAL CONFERENCE ON MULTIMEDIA COMPUTING AND SYSTEMS (ICMCS), 2014, : 331 - 336
  • [9] A multiprocessor real-time scheduling embedded testbed based on Linux
    Qiao, Jiaqing
    Wang, Huachen
    Guan, Fei
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2021, 14 (05) : 451 - 464
  • [10] Design of Efficient NOC Router for Chip Multiprocessor
    Kiran
    Solanki, Kamna
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 3, 2015, : 853 - 856