Study of Electrical Characteristics for Dual-Gate TFTs With Asymmetric Defect Distributions and Gate Work Functions

被引:0
|
作者
Hsu, Chih-Chieh [1 ,2 ]
Li, Jin-Xian [1 ,2 ]
Huang, Po-Cheng [1 ,2 ]
Jhang, Wun-Ciang [1 ,2 ]
Joodaki, Mojtaba [3 ]
机构
[1] Natl Yunlin Univ Sci & Technol, Grad Sch Engn Sci & Technol, Yunlin 640301, Taiwan
[2] Natl Yunlin Univ Sci & Technol, Grad Sch Elect Engn, Yunlin 640301, Taiwan
[3] Constructor Univ, Sch Comp Sci & Engn, D-28759 Bremen, Germany
关键词
Logic gates; Thin film transistors; Degradation; Electric variables; Current density; Tail; Indexes; Defects; dual gates; electrical characteristics; polycrystalline silicon; technology computer-aided design (TCAD) simulation; thin-film transistor (TFT); THIN-FILM TRANSISTORS; SOLAR-CELLS;
D O I
10.1109/TED.2023.3269004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Combined effects of asymmetric defect distributions and asymmetric gate work functions (WFs) on the performances of self-aligned dual-gate poly-Si TFTs are investigated. Normally, small grains with plentiful grain boundaries (GBs) or other structural defects appear at different positions of the poly-Si film, which is dependent on the growth process of the film. Subgap states of acceptor-like tail, acceptor-like deep-level, donor-like tail, and donor-like deep-level states are used to emulate the defects. Two sets of density of states (DOS) are employed. We find that defects at different positions of the source-side and drain-side channels exhibit different influences on TFT performance and the influences are dependent on the WFs of the gates. TFTs with a higher gate WF can have a higher tolerance to the depth of the defect region. Besides the electrical characteristics, the combined effects of defects and gate WFs on current density distributions and electric field distributions in the channel regions are explored. The performance variations caused by the asymmetric defects along with asymmetric gate WFs can be explained.
引用
收藏
页码:3390 / 3393
页数:4
相关论文
共 50 条
  • [1] Static characteristics of a-Si:H dual-gate TFTs
    Servati, P
    Karim, KS
    Nathan, A
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (04) : 926 - 932
  • [2] Poly-Si TFTs with asymmetric dual-gate for kink current reduction
    Lee, MC
    Han, MK
    IEEE ELECTRON DEVICE LETTERS, 2004, 25 (01) : 25 - 27
  • [3] Contact Length Scaling in Dual-Gate IGZO TFTs
    Wu, Zijing
    Niu, Jiebin
    Lu, Congyan
    Bai, Ziheng
    Chen, Kaifei
    Wu, Zhenhua
    Lu, Wendong
    Liu, Menggan
    Liao, Fuxi
    Geng, Di
    Lu, Nianduan
    Yang, Guanhua
    Li, Ling
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (03) : 408 - 411
  • [4] Improvement of Gate Length Dependence in Electrical Characteristics of AlGaN/GaN Dual-Gate HEMTs
    Ando, Yuji
    Takahashi, Hidemasa
    Makisako, Ryutaro
    Wakejima, Akio
    Suda, Jun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (09) : 5280 - 5288
  • [5] Bistaggered Contact Geometry for Symmetric Dual-Gate Organic TFTs
    Kwon, Jimin
    Jung, Sungyeop
    Kim, Yun-Hi
    Jung, Sungjune
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (07) : 3118 - 3123
  • [6] An asymmetric GaAs MMIC dual-gate miser with improved intermodulation characteristics
    Kang, HI
    Kim, JH
    Kwon, YW
    Oh, JE
    1999 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-4, 1999, : 795 - 798
  • [7] Characteristics and applications of dual-gate EFT
    Gao, J
    Cao, XY
    ICMMT'98: 1998 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, 1998, : 120 - 122
  • [8] Boosted Gain of the Differential Amplifier Using the Second Gate of the Dual-Gate a-IGZO TFTs
    Tai, Y. -H.
    Chiu, H. -L.
    Chou, L. -S.
    Chang, C. -H.
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (12) : 1729 - 1731
  • [9] Amorphous In-Ga-Zn-O Dual-Gate TFTs: Current-Voltage Characteristics and Electrical Stress Instabilities
    Abe, Katsumi
    Takahashi, Kenji
    Sato, Ayumu
    Kumomi, Hideya
    Nomura, Kenji
    Kamiya, Toshio
    Kanicki, Jerzy
    Hosono, Hideo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (07) : 1928 - 1935
  • [10] High-Performance SLS Nanowire TFTs With Dual-Gate Structure
    Kang, Tsung-Kuei
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (07) : 2276 - 2281