A secure scan architecture using parallel latch-based lock

被引:0
|
作者
Wang, Weizheng [1 ]
Liang, Jian [1 ]
Wang, Xiangqi [2 ]
Pan, Xianmin [3 ]
Cai, Shuo [1 ]
机构
[1] Changsha Univ Sci & Technol, Sch Comp & Commun Engn, Changsha 410114, HN, Peoples R China
[2] Hunan First Normal Univ, Sch Math & Stat, Changsha 410138, HN, Peoples R China
[3] Hunan Womens Univ, Coll Informat Sci & Engn, Changsha 410004, HN, Peoples R China
基金
中国国家自然科学基金;
关键词
Scan chain; Scan-based side-channel attack; Golden key; Secure scan architecture; Parallel latches; SIDE-CHANNEL ATTACK;
D O I
10.1016/j.vlsi.2023.102067
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a new logic locking scheme to overcome scan-based side-channel attacks. The scheme is implemented using parallel latches and a key that includes a clock signal, which generates a different key for each design. With just a few parallel latches, the security of the scan design can be effectively improved. Meanwhile, we use a linear feedback shift register for dynamic obfuscation of the output. After the first call to the parallel latches, the response of the parallel latches is stored in ROM as the golden key. Our proposed secure scan design based on the parallel latch structure, which is unlocked using a key sequence and a test clock sequence, can protect encrypted chips from all known scan-based side-channel attacks. Additionally, our proposed scan design with the highest security only incurs an overhead of 0.225%, which outperforms most of the previously proposed secure scan designs. Experimental analysis shows that our design has high security and does not affect the testability of the chip.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] A Secure Scan Architecture Protecting Scan Test and Scan Dump Using Skew-Based Lock and Key
    Woo, Hyungil
    Jang, Seokjun
    Kang, Sungho
    IEEE ACCESS, 2021, 9 : 102161 - 102176
  • [2] Temporal Redundancy Latch-based Architecture for Soft terror Mitigation
    Schmidt, Robert
    Garcia-Ortiz, Alberto
    Fey, Goerschwin
    2017 IEEE 23RD INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2017, : 240 - 243
  • [3] Latch-Based Logic Locking
    Sweeney, Joseph
    Zackriya, Mohammed, V
    Pagliarini, Samuel
    Pileggi, Lawrence
    PROCEEDINGS OF THE 2020 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST (HOST), 2020, : 132 - 141
  • [4] Heterogeneous latch-based asynchronous pipelines
    Venkataramani, Girish
    Chelcea, Tiberiu
    Goldstein, Seth C.
    ASYNC 2008: 14TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, 2008, : 83 - +
  • [5] Resonant-clock latch-based design
    Sathe, Visvesh S.
    Kao, Jerry C.
    Papaefthymiou, Marios C.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) : 864 - 873
  • [6] Low-cost scan-based delay testing of latch-based circuits with time borrowing
    Chung, Kun Young
    Gupta, Sandeep K.
    24TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2006, : 8 - +
  • [7] Design of latch-based C-element
    Murphy, J. P.
    ELECTRONICS LETTERS, 2012, 48 (19) : 1190 - U37
  • [8] A new latch-based Threshold Logic family
    Padure, M
    Cotofana, S
    Dan, C
    Bodea, M
    Vassiliadis, S
    2001 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOL 1 & 2, PROCEEDINGS, 2001, : 531 - 534
  • [9] Efficient Fault Detection Architecture Design of Latch-based Low Power DSP/MCU Processor
    Yu, Hai
    Nicolaidis, Michael
    Anghel, Lorena
    Zergainoh, Nacer-Eddine
    2011 16TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2011, : 93 - 98
  • [10] A latch-based weibull model for polymeric creep and recovery
    Fancey, KS
    JOURNAL OF POLYMER ENGINEERING, 2001, 21 (06) : 489 - 509