A 9-bit 8.3 MS/s column SAR ADC with hybrid RC DAC for CMOS image sensors

被引:4
|
作者
Liu, Mengyu [1 ]
Zhu, Sihui [1 ]
Xu, Yue [1 ]
机构
[1] Nanjing Univ Posts & Telecommun, Coll Integrated Circuit Sci & Engn, Nanjing 210023, Peoples R China
基金
中国国家自然科学基金;
关键词
SAR ADC; CMOS image Sensor; Hybrid RC DAC; Dynamic latch comparator; SINGLE-SLOPE ADC; ERROR-CORRECTION; ARRAY;
D O I
10.1016/j.mejo.2022.105630
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a synchronous 9-bit column successive approximation register (SAR) ADC for CMOS imaging sensors. The SAR ADC uses a pseudo-differential RC DAC and a split capacitor array to reduce power consumption and chip area. To improve the sampling rate and accuracy of the column ADC, a dynamic comparator consisting of a two-stage preamplifier and a latch, as well as the output offset storage (OOS) technique is adopted. Based on a 180 nm standard CMOS technology, the presented SAR ADC was taped out and verified. The test results show that the designed SAR ADC achieves the SFDR of 64.54 dB, the ENOB of 8.35 bits, and a power consumption of 0.5 mW with FOM of 235 fJ/conversion-step at 8.3 MS/s sample rate under 1.8 V power supply. The proposed SAR ADC is very suitable for the readout circuit interface of large-scale imaging sensors.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A 10 Bit 5 MS/s Column SAR ADC With Digital Error Correction for CMOS Image Sensors
    Xie, Shuang
    Theuwissen, Albert
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (06) : 984 - 988
  • [2] A 9-bit 50MS/s Asynchronous SAR ADC in 28nm CMOS
    Cao, Tuan-Vu
    Aunet, Snorre
    Ytterdal, Trond
    2012 NORCHIP, 2012,
  • [3] A 12-bit 3-MS/s Synchronous SAR ADC With a Hybrid RC DAC
    Go, Mi-Ji
    Boo, Jun-Ho
    Lim, Jae-Geun
    Kim, Hyoung-Jung
    Lee, Jae-Hyuk
    Park, Seong-Bo
    Yu, Byeong-Ho
    Cho, Won-Jun
    Ahn, Gil-Cho
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 191 - 192
  • [4] A Low-Power 9-bit 222 MS/s Asynchronous SAR ADC in 65 nm CMOS
    Akkaya, Ayca
    Celik, Firat
    Leblebici, Yusuf
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [5] A 9-bit 100 MS/s SAR ADC with Digitally Assisted Background Calibration
    Zhu, Xiaolei
    Chen, Yanfei
    Tsukamoto, Sanroku
    Kuroda, Tadahiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (06): : 1026 - 1034
  • [6] A 9-Bit 150-MS/s Subrange ADC Based on SAR Architecture in 90-nm CMOS
    Lin, Ying-Zu
    Liu, Chun-Cheng
    Huang, Guan-Ying
    Shyu, Ya-Ting
    Liu, Yen-Ting
    Chang, Soon-Jyh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (03) : 570 - 581
  • [7] A 12-bit 200-kS/s SAR ADC with Hybrid RC DAC
    Kim, Mi-rim
    Kim, Young-Ouk
    Kwak, Yong-Sik
    Ahn, Gil-Cho
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 185 - 188
  • [8] A 9-bit 150-MS/s 1.53-mW Subranged SAR ADC in 90-nm CMOS
    Lin, Ying-Zu
    Liu, Chun-Cheng
    Huang, Guan-Ying
    Shyu, Ya-Ting
    Chang, Soon-Jyh
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 243 - 244
  • [9] A 64 fJ/step 9-bit SAR ADC Array With Forward Error Correction and Mixed-Signal CDS for CMOS Image Sensors
    Chen, Denis Guangyin
    Tang, Fang
    Law, Man-Kay
    Zhong, Xiaopeng
    Bermak, Amine
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (11) : 3085 - 3093
  • [10] A 9-bit 100-MS/s 1.46-mW Tri-Level SAR ADC in 65 nm CMOS
    Chen, Yanfei
    Tsukamoto, Sanroku
    Kuroda, Tadahiro
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12) : 2600 - 2608