Programming Operations Analysis and Statistics in One Selector and One Memory Ovonic Threshold Switching plus Phase-Change Memory Double-Patterned Self-Aligned Structure

被引:0
|
作者
Antonelli, Renzo [1 ,2 ]
Bourgeois, Guillaume [1 ]
Martin, Simon [1 ]
Meli, Valentina [1 ]
Castellani, Niccolo [1 ]
Salvi, Antoine [1 ]
Gout, Sylvain [1 ]
Bernard, Mathieu [1 ]
Dezest, Pattamon [1 ]
Andrieu, Francois [1 ]
Souifi, Abdelkader [2 ]
Navarro, Gabriele [1 ]
机构
[1] Univ Grenoble Alpes, CEA, LETI, F-38000 Grenoble, France
[2] Univ Grenoble Alpes, CNRS, LTM, F-38000 Grenoble, France
来源
关键词
double-patterned self-aligned; ovonic threshold switches; phase-change memories;
D O I
10.1002/pssr.202300429
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This study explores the reliability of a phase-change memory (PCM) cointegrated with an ovonic threshold switching (OTS) selector (one selector and one memory [1S1R] structure) based on an innovative double-patterned self-aligned architecture. The variability of the threshold voltage (Vth$\left(\text{V}\right)_{\text{th}}$) for both the SET and RESET states is examined, comparing different distribution models to validate the use of mean and standard deviation as viable metrics. The dispersion of Vth$\left(\text{V}\right)_{\text{th}}$ is tracked under different programming conditions to provide insight into the evolution of device behavior over SET/RESET, endurance cycles, and read cycles. The PCM device is based on a "wall" structure and on Ge2Sb2Te5 alloy, while the OTS is based on a GeSbSeN alloy. The analysis focuses on the programming characteristics and SET pulse optimization, studying current control and pulse fall times. The results are based on statistical data obtained from a kb-sized memory array. A memory window of over 2 V is achieved. The research helps understanding the DPSA architecture, and PCM + OTS in general, offering insights into their programming, variability, and reliability targeting crossbar applications. The article addresses the interplay of phase-change memory and ovonic threshold switching selectors in a novel double-patterned self-aligned architecture. A statistical analysis of programming, SET speed, reading, and cycling endurance is conducted. The viability of this technology is assessed on a kb-sized array by comparing different distribution models, resulting in the achievement of a memory window exceeding 2 V.image (c) 2024 WILEY-VCH GmbH
引用
收藏
页数:6
相关论文
共 2 条
  • [1] Monolithic TCAD simulation of phase-change memory (PCM/PRAM) plus Ovonic Threshold Switch (OTS) selector device
    Thesberg, M.
    Stanojevic, Z.
    Baumgartner, O.
    Kernstock, C.
    Leonelli, D.
    Barci, M.
    Wang, X.
    Zhou, X.
    Jiao, H.
    Donadio, G. L.
    Garbin, D.
    Witters, T.
    Kundu, S.
    Hody, H.
    Delhougne, R.
    Kar, G.
    Karner, M.
    SOLID-STATE ELECTRONICS, 2023, 199
  • [2] Crossbar Arrays based on "Wall" Phase-Change Memory (PCM) and Ovonic-Threshold Switching (OTS) Selector: a Device Integration Challenge Towards New Computing Paradigms in Embedded Applications
    Bourgeois, G.
    Meli, V.
    Antonelli, R.
    Socquet-Clerc, C.
    Magis, T.
    Laulagnet, F.
    Hemard, B.
    Bernard, M.
    Fellouh, L.
    Dezest, P.
    Krawczyk, J.
    Dominguez, S.
    Baudin, F.
    Garrione, J.
    Pellissier, C.
    Dallery, J. -A.
    Castellani, N.
    Cyrille, M. -C.
    Charpin, C.
    Andrieu, F.
    Navarro, G.
    2023 7TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM, 2023,