A reconfigurable high-speed and low-complexity residue number system-based multiply-accumulate channel filter for software radio receivers

被引:1
|
作者
Pari, Britto J. [1 ]
Mariammal, K. [2 ]
Vaithiyanathan, D. [3 ]
机构
[1] Vel Tech Rangarajan Dr Sagunthala R&D Inst Sci &, Dept Elect & Commun Engn, Chennai, Tamil Nadu, India
[2] Anna Univ, Madras Inst Technol, Dept Elect Engn, Chennai, Tamil Nadu, India
[3] Natl Inst Technol Delhi, Dept Elect & Commun Engn, Delhi, India
关键词
Finite impulse response filter; Multirate filter; Retiming; Pipelining structure; Low power; Field programmable gate array; FIR FILTER; LOW-POWER; EFFICIENT; ARCHITECTURE; CONVERTERS; FPGA;
D O I
10.1108/WJE-11-2021-0644
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Purpose Filter design plays an essential role in most communication standards. The essential element of the software-defined radio is a channelizer that comprises several channel filters. Designing filters with lower complexity, minimized area and enhanced speed is a demanding task in currently prevailing communication standards. This study aims to propose an efficient reconfigurable residue number system (RNS)-based multiply-accumulate (MAC) channel filter for software radio receivers. Design/methodology/approach RNS-based pipelined MAC module for the realization of channel finite impulse response (FIR) filter architecture is considered in this work. Further, the use of a single adder and single multiplier for realizing the filter architecture regardless of the number of taps offers effective resource sharing. This design provides significant improvement in speed of operation as well as a reduction in area complexity. Findings In this paper, two major tasks have been considered: first, the RNS number conversion is performed in which the integer is converted into several residues. These residues are processed in parallel and are applied to the MAC-FIR filter architecture. Second, the MAC filter architecture involves pipelining, which enhances the speed of operation to a significant extent. Also, the time-sharing-based design incorporates a single partial product-based shift and add multiplier and single adder, which provide a low complex design. The results show that the proposed 16-tap RNS-based pipelined MAC sub-filter achieves significant improvement in speed as well as 89.87% area optimization when examined with the conventional RNS-based FIR filter structure. Originality/value The proposed MAC-FIR filter architecture provides good performance in terms of complexity and speed of operation because of the use of the RNS scheme with pipelining and partial product-based shift and adds multiplier and single adder when examining with the conventional designs. The reported architecture can be used in software radios.
引用
收藏
页码:16 / 30
页数:15
相关论文
共 8 条
  • [1] A Reconfigurable High-Speed RNS-FIR Channel Filter for Multi-Standard Software Radio Receivers
    Smitha, K. G.
    Vinod, A. P.
    [J]. 2008 11TH IEEE SINGAPORE INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS), VOLS 1-3, 2008, : 1354 - 1358
  • [2] Implementation of low power and high-speed higher order channel filters for software radio receivers
    School of Computer Engineering, Nanyang Technological University, Singapore 639798, Singapore
    [J]. IEEE Int Symp Person Indoor Mobile Radio Commun PIMRC, 2006,
  • [3] Residue number system-based multicarrier CDMA system for high-speed broadband wireless access
    Madhukumar, AS
    Chin, F
    [J]. IEEE TRANSACTIONS ON BROADCASTING, 2002, 48 (01) : 46 - 52
  • [4] A new low complexity reconfigurable filter bank architecture for software radio receivers based on interpolation and masking technique
    Mahesh, R.
    Vinod, A. P.
    [J]. 2007 6TH INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS & SIGNAL PROCESSING, VOLS 1-4, 2007, : 1263 - 1267
  • [5] Realization of low power high-speed channel filters with stringent adjacent channel attenuation specifications for software radio receivers
    Mathew, Jimson
    Mahesh, R.
    Vinod, A. P.
    Lai, Edmund M-K.
    [J]. 2007 6TH INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS & SIGNAL PROCESSING, VOLS 1-4, 2007, : 1668 - +
  • [6] Reconfigurable Low Area Complexity Filter Bank Architecture Based on Frequency Response Masking for Nonuniform Channelization in Software Radio Receivers
    Mahesh, R.
    Vinod, A. P.
    [J]. IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2011, 47 (02) : 1241 - 1255
  • [7] High-speed and low-power reconfigurable architectures of 2-digit two-dimensional logarithmic number system-based recursive multipliers
    Azarmehr, M.
    Ahmadi, M.
    Jullien, G. A.
    Muscedere, R.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2010, 4 (05) : 374 - 381
  • [8] A 550 Mbit/s real-time visible light communication system based on phosphorescent white light LED for practical high-speed low-complexity application
    Li, Honglei
    Chen, Xiongbin
    Guo, Junqing
    Chen, Hongda
    [J]. OPTICS EXPRESS, 2014, 22 (22): : 27203 - 27213