Background offset mismatch and loop delay mismatch calibration for fixed-window level crossing ADC

被引:1
|
作者
Xin, Xin [1 ]
Mao, Wen [1 ]
Luo, Juyuan [2 ]
Song, Mengdi [3 ]
Tong, Xingyuan [1 ]
机构
[1] Xian Univ Posts & Telecommun, Sch Elect Engn, Xian 710121, Peoples R China
[2] Xian Univ Posts & Telecommun, Sch Commun & Informat Engn, Xian 710121, Peoples R China
[3] Hangzhou Hikmicro Sensing Technol Co Ltd, Analog IC Design Ctr, Hangzhou 311599, Peoples R China
基金
中国国家自然科学基金;
关键词
Biomedical electronics; Level-crossing ADC; Fixed-window; Offset mismatch calibration; Interpolation method; LOW-POWER; SAR ADC; COMPARATOR;
D O I
10.1016/j.aeue.2023.154920
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As an important type of event-driven analog-to-digital converter (ADC), the fixed-window level crossing (LC) ADC is popular for the health internet-of-things (IoT). The size of the voltage window can be affected by the offset and offset mismatch of the two comparators in an LC-ADC, which intuitively decreases its accuracy. However, the analytical foundation and calibration techniques for these mismatches are absent. In this paper, the influence of offset, loop delay, their mismatches on the accuracy evaluation of the LC-ADC is first analyzed. Moreover, since the mismatch information is included in the LC-ADC quantization results, a background calibration technique for the offset mismatch and loop delay mismatch is proposed to correct the size of the voltage window during the signal recovery process for the linearity enhancement. Furthermore, three different interpolation methods for data recovery of the non-uniform sampling ADCs are theoretically analyzed and compared based on an 8-bit LC-ADC design in a standard 0.18-mu m CMOS process. Post-simulation results show that with the nearest interpolation, the cubic polynomial interpolation, and the cubic spline interpolation, the proposed calibration technique can the improve effective number of bits (ENOB) of the LC-ADC from 6.92-bit, 8.17-bit, 9.99-bit to 7.76-bit, 9.30-bit, 13.03-bit, respectively.
引用
收藏
页数:15
相关论文
共 27 条
  • [1] Mismatch and Offset Calibration in Redundant SAR ADC
    Lopez-Angulo, Antonio
    Gines, Antonio
    Peralias, Eduardo
    Rueda, Adoracion
    2019 XXXIV CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2019,
  • [2] An Ultra-Low Power Fixed-Window Level Crossing ADC for ECG Recording
    Ghasemi, Mahdi
    Ravanshad, Nassim
    Rezaee-Dehsorkh, Hamidreza
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2024, 18 (05) : 1089 - 1099
  • [3] Background capacitor mismatch calibration for pipelined ADC
    El-Sankary, K
    Sawan, M
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 164 - 167
  • [4] A 46 μW 13 b 6.4 MS/s SAR ADC With Background Mismatch and Offset Calibration
    Ding, Ming
    Harpe, Pieter
    Liu, Yao-Hong
    Busze, Benjamin
    Philips, Kathleen
    de Groot, Harmke
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (02) : 423 - 432
  • [5] A digital blind background capacitor mismatch calibration technique for pipelined ADC
    El-Sankary, K
    Sawan, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (10) : 507 - 510
  • [6] Calibration of Capacitor Mismatch and Static Comparator Offset in SAR ADC with digital redundancy
    Lopez-Angulo, Antonio
    Gines, Antonio
    Peralias, Eduardo
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [7] LMS-based digital background mismatch calibration technique for SAR ADC
    Wan, Jing
    Song, Shida
    Liang, Yuhua
    MICROELECTRONICS JOURNAL, 2023, 136
  • [8] A Background Calibration for Joint Mismatch in the OFDM System With Time-Interleaved ADC
    Shen, Haoyang
    John, Deepu
    Cardiff, Barry
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (09) : 3630 - 3634
  • [9] A Fixed Window Level Crossing ADC with Activity Dependent Power Dissipation
    Ogweno, Austin
    Degenaar, Patrick
    Khomenko, Victor
    Yakovlev, Alex
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [10] Co-Calibration of Capacitor Mismatch and Comparator Offset for 1-Bit/Stage Pipelined ADC
    Huang, Xuan-Lun
    Kang, Ping-Ying
    Yu, Yuan-Chi
    Huang, Jiun-Lang
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 263 - 266