Trigger Timing Interface for the Read-Out Upgrade of the Belle II DAQ

被引:0
|
作者
Levit, D. [1 ]
Bessner, M. [2 ]
Biswas, D. [3 ]
Charlet, D. [4 ]
Hartbrich, O. [2 ]
Higuchi, T. [5 ]
Itoh, R. [1 ]
Jules, E. [4 ]
Kapusta, P. [6 ]
Kunigo, T. [1 ]
Lai, Y. -T. [5 ]
Lau, T. S. [7 ]
Nakao, M. [1 ]
Nishimura, K. [2 ]
Park, S. -H. [1 ]
Plaige, E. [4 ]
Purwar, H. [2 ]
Robbe, P. [7 ]
Sugiura, R. [8 ]
Suzuki, S. Y. [1 ]
Taurigna, M. [4 ]
Varner, G. [2 ]
Yamada, S. [1 ]
Zhou, Q. -D. [9 ,10 ]
机构
[1] High Energy Accelerator Res Org KEK, Tsukuba, Ibaraki 3050801, Japan
[2] Univ Hawaii Manoa, Dept Phys & Astron, Honolulu, HI 96822 USA
[3] Univ Louisville, Dept Phys, Louisville, KY 40292 USA
[4] Lab Phys Deux Infinis Irene Joliot Curie IJCLab, F-91898 Orsay, France
[5] Univ Tokyo, Kavli Inst Phys & Math Universe IPMU, Chiba 2778583, Japan
[6] Polish Acad Sci PAN, Henryk Niewodniczanski Inst Nucl Phys IFJ, PL-31342 Krakow, Poland
[7] Univ Paris Saclay, CNRS, Lab Phys Deux Infinis Irene Joliot Curie IJCLab, IN2P3, F-91898 Orsay, France
[8] Univ Tokyo, Grad Sch Sci, Dept Phys, Tokyo 1130033, Japan
[9] Nagoya Univ, Inst Adv Res, Nagoya 4648601, Japan
[10] Nagoya Univ, Kobayashi Maskawa Inst, Nagoya 4648601, Japan
关键词
Clocks; data acquisition (DAQ); device-to-device communication; PERFORMANCE; DETECTOR; SYSTEM;
D O I
10.1109/TNS.2023.3240161
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To improve the data throughput of the Belle II data acquisition (DAQ), we are upgrading the central processing unit (CPU)-based COPPER system with a PCIe40 board carrying an Arria 10 field-programmable gate array (FPGA). Since one of the main functionalities of the new system is event building in the FPGA, the read-out system must be synchronized with the front-end electronics. This task is performed by the bidirectional trigger timing distribution system. During system commissioning, we prepared several versions of the interface to this system. In the initial version of the interface, we ported the code from Xilinx FPGAs to Arria 10. This revision also introduces monitoring of the status for multiple channels and a ring buffer to distribute trigger information to all channels in parallel. To improve stability under external noise, we implemented a clock-data recovery (CDR) using an independent onboard oscillator as a reference clock in the next revision of the interface. We are also developing a version utilizing a high-speed serial transceiver to replace CAT-7 RJ45 cables with optical fibers. The system commissioning started in 2021 with a few detectors and will be completed after the long shutdown 1 of SuperKEKB in 2023. In this article, we present the architectures of the interface to the trigger timing system implemented in the PCIe40 board and the system performance in the experiment.
引用
收藏
页码:941 / 948
页数:8
相关论文
共 50 条
  • [1] Upgrade of trigger and DAQ for CsI at Belle II
    Aulchenko, V.
    Cheon, B. G.
    Kuzmin, A.
    Matvienko, D.
    Miyabayashi, K.
    Nakamura, I.
    Shebalin, V.
    Usov, Y.
    Zhulanov, V.
    [J]. JOURNAL OF INSTRUMENTATION, 2014, 9
  • [2] A DAQ Upgrade Solution for Belle II Experiment
    Liu, Zhen'An
    Tao, Jia
    Zhao, Jingzhou
    Kou, Hanjun
    Cao, Pengcheng
    Song, Jianing
    Gong, Wenxuan
    Itoh, Ryosuke
    Yamada, Satoru
    Zhou, Qidong
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2020, 67 (08) : 1904 - 1911
  • [3] An upgrade solution for Belle II DAQ system
    Liu, Zhen'An
    Tao, Jia
    Zhao, Jingzhou
    Kou, Hanjun
    Cao, Pengcheng
    Song, Jianing
    Gong, Wenxuan
    Itoh, Ryosuke
    Yamada, Satoru
    Zhou, Qidong
    [J]. 2019 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2019,
  • [4] The ALICE high-level trigger read-out upgrade for LHC Run 2
    Engel, H.
    Alt, T.
    Breitner, T.
    Ramirez, A. Gomez
    Kollegger, T.
    Krzewicki, M.
    Lehrbach, J.
    Rohr, D.
    Kebschull, U.
    [J]. JOURNAL OF INSTRUMENTATION, 2016, 11
  • [5] FPGA Based Data Read-Out System of the Belle II Pixel Detector
    Levit, Dmytro
    Konorov, Igor
    Greenwald, Daniel
    Paul, Stephan
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (03) : 1033 - 1039
  • [6] Study for the LHCb upgrade read-out board
    Cachemiche, J. -P.
    Duval, P. -Y.
    Hachon, F.
    Le Gac, R.
    Marin, F.
    [J]. JOURNAL OF INSTRUMENTATION, 2010, 5
  • [7] FPGA Based Data Read-Out System of the Belle II Pixel Detector
    Levit, Dmytro
    Konorov, Igor
    Paul, Stephan
    [J]. 2014 19TH IEEE-NPSS REAL TIME CONFERENCE (RT), 2014,
  • [8] A continuous read-out TPC for the ALICE upgrade
    Lippmann, C.
    [J]. NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2016, 824 : 543 - 547
  • [9] A prototype of the read-out subsystem of the BESIII DAQ based on PowerPC
    Ning, T
    Chu, YP
    Ge, J
    Zhao, JW
    [J]. PLASMA SCIENCE & TECHNOLOGY, 2005, 7 (05) : 3065 - 3068
  • [10] A Prototype of the Read-out Subsystem of the BESIII DAQ Based on PowerPC
    陶宁
    初元萍
    金革
    赵京伟
    [J]. Plasma Science and Technology, 2005, (05) : 83 - 86