A massively parallel keypoint detection and description(MP-KDD) algorithm for high-speed vision chip

被引:0
|
作者
SHI Cong [1 ,2 ]
YANG Jie [1 ]
LIU LiYuan [1 ]
WU NanJian [1 ]
WANG ZhiHua [2 ,3 ]
机构
[1] State Key Laboratory for Superlattices and Microstructures, Institute of Semiconductors,Chinese Academy of Sciences
[2] Department of Electronic Engineering, Tsinghua University
[3] Institute of Microelectronics, Tsinghua University
基金
中国国家自然科学基金;
关键词
vision chip; massively parallel; keypoint; SIFT; SURF;
D O I
暂无
中图分类号
TP391.41 [];
学科分类号
080203 ;
摘要
This paper proposes a massively parallel keypoint detection and description(MP-KDD) algorithm for the vision chip with parallel array processors. The MP-KDD algorithm largely reduces the computational overhead by removing all floating-point and multiplication operations while preserving the currently popular SIFT and SURF algorithm essence. The MP-KDD algorithm can be directly and effectively mapped onto the pixel-parallel and row-parallel array processors of the vision chip. The vision chip architecture is also enhanced to realize direct memory access(DMA) and random access to array processors so that the MP-KDD algorithm can be executed more effectively. An FPGA-based vision chip prototype is implemented to test and evaluate our MP-KDD algorithm. Its image processing speed reaches 600–760 fps with high accuracy for complex vision applications, such as scene recognition.
引用
收藏
页码:188 / 199
页数:12
相关论文
共 50 条
  • [1] A massively parallel keypoint detection and description (MP-KDD) algorithm for high-speed vision chip
    Shi Cong
    Yang Jie
    Liu LiYuan
    Wu NanJian
    Wang ZhiHua
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (10) : 1 - 12
  • [2] A massively parallel keypoint detection and description (MP-KDD) algorithm for high-speed vision chip面向高速视觉芯片的大规模并行特征点检测和描述算法
    Cong Shi
    Jie Yang
    LiYuan Liu
    NanJian Wu
    ZhiHua Wang
    Science China Information Sciences, 2014, 57 : 1 - 12
  • [3] High-speed object detection based on a hierarchical parallel vision chip
    Zhang, Zhongxing
    Yang, Jie
    Li, Honglong
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [4] A Heterogeneous Parallel Processor for High-Speed Vision Chip
    Yang, Jie
    Yang, Yongxing
    Chen, Zhe
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2018, 28 (03) : 746 - 758
  • [5] A robust eigenspace method for high-speed massively parallel vision systems
    Mukai, T
    Ohnishi, N
    1998 IEEE/RSJ INTERNATIONAL CONFERENCE ON INTELLIGENT ROBOTS AND SYSTEMS - PROCEEDINGS, VOLS 1-3: INNOVATIONS IN THEORY, PRACTICE AND APPLICATIONS, 1998, : 1795 - 1800
  • [6] Hierarchical Parallel Vision Processor for High-Speed Ship Detection
    Xu, Mengmeng
    Zhang, Zhongxing
    Li, Honglong
    Luo, Qian
    Dou, Runjiang
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (03) : 1164 - 1168
  • [7] A robust eigenspace method for obtaining feature values in high-speed massively parallel vision systems
    Toshiharu Mukai
    Noboru Ohnishi
    Machine Vision and Applications, 2000, 12 : 197 - 202
  • [8] A robust eigenspace method for obtaining feature values in high-speed massively parallel vision systems
    Mukai, T
    Ohnishi, N
    MACHINE VISION AND APPLICATIONS, 2000, 12 (04) : 197 - 202
  • [9] Adaptive Detection Algorithm for High-Speed Railway Fasteners by Vision
    Fan H.
    Hou Y.
    Li B.
    Xiong Y.
    Li, Bailin (blli62@263.net), 1600, Science Press (55): : 896 - 902
  • [10] Heterogeneous vision chip and LBP-based algorithm for high-speed tracking
    Yang, Jie
    Shi, Cong
    Liu, Liyuan
    Wu, Nanjian
    ELECTRONICS LETTERS, 2014, 50 (06) : 438 - U1