Low complexity reconfigurable architecture for the 5/3 and 9/7 discrete wavelet transform

被引:0
|
作者
Xiong Chengyi~ 1
2. Inst. of Pattern Recognition & Artificial Intelligence
机构
关键词
VLSI; discrete wavelet transform; lifting scheme; embedded decimation; reconfigurable;
D O I
暂无
中图分类号
TN919.8 [图像通信、多媒体通信];
学科分类号
0810 ; 081001 ;
摘要
Efficient reconfigurable VLSI architecture for 1-D 5/3 and 9/7 wavelet transforms adopted in JPEG2000 proposal, based on lifting scheme is proposed. The embedded decimation technique based on fold and time multiplexing, as well as embedded boundary data extension technique, is adopted to optimize the design of the architecture. These reduce significantly the required numbers of the multipliers, adders and registers, as well as the amount of accessing external memory, and lead to decrease efficiently the hardware cost and power consumption of the design. The architecture is designed to generate an output per clock cycle, and the detailed component and the approximation of the input signal are available alternately. Experimental simulation and comparison results are presented, which demonstrate that the proposed architecture has lower hardware complexity, thus it is adapted for embedded applications. The presented architecture is simple, regular and scalable, and well suited for VLSI implementation.
引用
收藏
页码:303 / 308
页数:6
相关论文
共 50 条
  • [1] A low complexity architecture for complex discrete wavelet transform
    Das, B
    Banerjee, S
    [J]. 2003 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL II, PROCEEDINGS: SPEECH II; INDUSTRY TECHNOLOGY TRACKS; DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS; NEURAL NETWORKS FOR SIGNAL PROCESSING, 2003, : 309 - 312
  • [2] VLSI architecture design and implementation of 5/3 and 9/7 lifting Discrete Wavelet Transform
    Naseer, Raja Arslan
    Nasim, Muneeba
    Sohaib, Muhummad
    Younis, Ch. Jabbar
    Mehmood, Anzar
    Alam, Mehboob
    Massoud, Yehia
    [J]. INTEGRATION-THE VLSI JOURNAL, 2022, 87 : 253 - 259
  • [3] Reconfigurable architecture for lifting based Discrete Wavelet Transform
    Ali, HH
    AbdelGader, AS
    Abdou, RF
    [J]. ICEEC'04: 2004 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONIC AND COMPUTER ENGINEERING, PROCEEDINGS, 2004, : 641 - 644
  • [4] Low-Complexity and Reconfigurable Discrete Hilbert Transform Architecture Design Methodology
    Mopuri, Suresh
    Vanjari, Siva Ramakrishna
    Acharyya, Amit
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (02) : 327 - 336
  • [5] VLSI Architecture Design of 9/7 Discrete Wavelet Transform for Image Processing
    Javed, Sadaf
    Younis, Ch. Jabbar
    Alam, Mehboob
    Massoud, Yehia
    [J]. 2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 686 - 689
  • [6] Reconfigurable discrete wavelet transform architecture for advanced multimedia systems
    Tseng, PC
    Huang, CT
    Chen, LG
    [J]. SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 137 - 141
  • [7] Scalable low-complexity B-spline discrete wavelet transform architecture
    Martina, M.
    Masera, G.
    Piccinini, G.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2010, 4 (02) : 159 - 167
  • [8] The improved lifting scheme and novel reconfigurable VLSI architecture for the 5/3 and 9/7 wavelet filters
    Xiong, CY
    Zheng, S
    Tian, JW
    Liu, J
    Xiong, CY
    [J]. 2004 INTERNATIONAL CONFERENCE ON COMMUNICATION, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2004, : 728 - 732
  • [9] A high-performance and memory-efficient pipeline architecture for the 5/3 and 9/7 discrete wavelet transform of JPEG2000 codec
    Wu, BF
    Lin, CF
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2005, 15 (12) : 1615 - 1628
  • [10] VLSI Architecture For Coherent 9/7 Lifting Based 2D-Discrete Wavelet Transform
    KiranMaye, G.
    Srinivasulu, T.
    [J]. 2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,