Triple-Stacked FET Distributed Power Amplifier Using 28 nm CMOS Process

被引:0
|
作者
Kim, Jihoon [1 ]
Sung, Youngje [1 ]
机构
[1] Kyonggi Univ, Sch Elect Engn, Suwon 16227, South Korea
关键词
28 nm CMOS; broadband; distributed power amplifier; stacked FET; power combining;
D O I
10.3390/electronics13224433
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A broadband 28 nm complementary metal-oxide-semiconductor (CMOS) power amplifier was implemented using a distributed amplification design. To develop a model library for high-frequency design, various test patterns for active and passive elements were fabricated and compared through measurements. As a result, a symmetrical n-channel field-effect transistor (NFET) was used as the active device, and a co-planar waveguide (CPW) with floating bottom metal layers was chosen as the transmission line for the passive element. These choices demonstrated superior radio frequency (RF) characteristics at high frequencies compared to other device candidates. Furthermore, to address the low breakdown voltage of CMOS, a triple-stacked FET structure was designed as the gain cell of the distributed power amplifier (DPA). The fabricated DPA showed a maximum small-signal gain of 22 dB and a minimum of 10 dB from DC to 56 GHz, with a maximum saturated output power of 20 dBm and a minimum of 13 dBm from 1 to 39 GHz. Notably, these results were achieved on the first attempt by designing solely based on measurement data from the test patterns.
引用
收藏
页数:15
相关论文
共 50 条
  • [31] A compact broadband stacked medium power amplifier in standard 65 nm CMOS technology
    Tarar, Mohsin Mumtaz
    Wei, Muh-Dey
    Khan, Muhammad Abdullah
    Negra, Renato
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (02) : 327 - 335
  • [32] A compact broadband stacked medium power amplifier in standard 65 nm CMOS technology
    Mohsin Mumtaz Tarar
    Muh-Dey Wei
    Muhammad Abdullah Khan
    Renato Negra
    Analog Integrated Circuits and Signal Processing, 2016, 89 : 327 - 335
  • [33] A 28-GHz Stacked Power Amplifier with 20.7-dBm Output P1dB in 28-nm Bulk CMOS
    Manente, Davide
    Padovan, Fabio
    Seebacher, David
    Bassi, Matteo
    Bevilacqua, Andrea
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 170 - 173
  • [34] 23-28 GHz Doherty Power Amplifier Using 28 nm CMOS for 5G Applications
    Choi, Young Chan
    Oh, Sungjae
    Yang, Youngoo
    2022 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT 2022), 2022, : 6 - 8
  • [35] Doherty Power Amplifier in 28 nm CMOS for 5G Applications
    Hamed, Ahmed
    Aref, Ahmed
    Saeed, Mohamed
    Negra, Renato
    2018 11TH GERMAN MICROWAVE CONFERENCE (GEMIC 2018), 2018, : 191 - 194
  • [36] Design of 28 nm CMOS integrated transformers for a 60 GHz power amplifier
    Leite, Bernardo
    Kerherve, Eric
    Belot, Didier
    2015 28TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2015,
  • [37] An 18-28 GHz Power Amplifier with Drain-Distorted Linearizer in 90 nm CMOS Process
    Wu, Yi-Ching
    Nai, Li-Kang
    Hwang, Yuh-Ling
    Lu, Bo-Ze
    Chiong, Chau-Ching
    Wu, Chen-Wei
    Chou, Cheng-Feng
    Wang, Huei
    2019 12TH GLOBAL SYMPOSIUM ON MILLIMETER WAVES (GSMM 2019), 2019, : 20 - 22
  • [38] A Watt-Level Stacked-FET Linear Power Amplifier in Silicon-on-Insulator CMOS
    Pornpromlikit, Sataporn
    Jeong, Jinho
    Presti, Calogero D.
    Scuderi, Antonino
    Asbeck, Peter M.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2010, 58 (01) : 57 - 64
  • [39] High-efficiency CMOS stacked-FET power amplifier for W-CDMA applications using SOI technology
    Jeon, M. -S.
    Woo, J.
    Kim, U.
    Kwon, Y.
    ELECTRONICS LETTERS, 2013, 49 (08) : 564 - 566
  • [40] Power Efficient Distributed Low-Noise Amplifier in 90 nm CMOS
    Machiels, Brecht
    Reynaert, Patrick
    Steyaert, Michiel
    2010 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS RFIC SYMPOSIUM, 2010, : 131 - 134