Look-Up Table-Based Digital Calibration for the Correction of Pipeline Analog-to-Digital Converter Non-Idealities

被引:0
|
作者
Qiu, Shangfeng [1 ]
Zhou, Dadian [2 ]
Kinyua, Martin [3 ]
Silva-Martinez, Jose [1 ]
机构
[1] Texas A&M Univ, Dept Elect & Comp Engn, College Stn, TX 77840 USA
[2] Marvell Semicond, Santa Clara, CA 95054 USA
[3] TSMC Technol Inc, Austin, TX 78759 USA
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Calibration; Table lookup; Pipelines; Codes; System-on-chip; Analog-digital conversion; Transistors; Measurement uncertainty; Gain measurement; Gain; Analog-to-digital converter; digital linearization; non-ideality measurement; residue amplifier; INTERSTAGE GAIN; ADC; MS/S; STEP; BIST; 10-B;
D O I
10.1109/ACCESS.2024.3520980
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an agile digital calibration technique for fast error correction in inter-stage residue amplifiers used in pipelined analog-to-digital converters (ADCs). Four equally spaced DC test inputs on a segment of the ADC transfer curve are required to determine the non-ideal characteristics of the transfer curve. The data collected during characterization is used to measure and correct the amplifier's non-linearity limitations as well as gain errors. A major advantage of the proposed calibration approach is that it avoids the need for complex on-chip computations for error correction. Instead, a look-up table stores the error codes associated with the amplifier's non-idealities. During regular operation, the digital controller fetches the corrective error data to complete the ADC linearization procedure, eliminating the need for additional circuitry or complex on-chip computations. The proposed calibration technique is highly agile and minimizes ADC operation interruptions for re-calibration, requiring only 50 clock cycles if measurement redundancy is included. Simulation results for a 13-bit pipeline ADC designed in the 40-nm TSMC process consistently show a 5-bit improvement in the effective number of bits (ENOB), e.g., from 7.5 before calibration to 12.4 after calibration. Experimental results for a 13-bit, 260 MS/s pipeline ADC demonstrate the feasibility of the proposed calibration scheme, showing a 20 dB improvement in the ADC's signal-to-distortion ratio (accounting for 3rd and 5th harmonic distortion components) up to f(s)/4 , and over a 13 dB improvement near the Nyquist frequency.
引用
收藏
页码:196828 / 196841
页数:14
相关论文
共 50 条
  • [1] Bounds on the performance of analog-to-digital converter look-up table post-correction
    Lundin, Henrik F.
    Handel, Peter
    Skoglund, Mikael
    MEASUREMENT, 2009, 42 (08) : 1164 - 1175
  • [2] Effect of component non-idealities on optical oversampled analog-to-digital converter resolution
    Nott, GJ
    Grant, KJ
    Goldys, EM
    Willis, AP
    Atanackovic, PB
    Marwood, W
    ISSPA 96 - FOURTH INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND ITS APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 853 - 856
  • [3] Non-binary Pipeline Analog-to-Digital Converter Based on β-Expansion
    San, Hao
    Kato, Tomonari
    Maruyama, Tsubasa
    Aihara, Kazuyuki
    Hotta, Masao
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (02) : 415 - 421
  • [4] A digital calibration technique of pipelined analog-to-digital converter
    School of Electronics and Information Engineering, Xi'an Jiaotong University, Xi'an 710049, China
    Hsi An Chiao Tung Ta Hsueh, 2008, 8 (991-995):
  • [5] A true logarithmic analog-to-digital pipeline converter with 1.5 bit/stage and digital correction
    Guilherme, J
    Vital, J
    Franca, J
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 393 - 396
  • [6] Optimal look-up table-based data hiding
    Wang, X.
    Zhang, X. -P.
    IET SIGNAL PROCESSING, 2011, 5 (02) : 171 - 179
  • [7] INTEGRATING ANALOG-TO-DIGITAL CONVERTER WITH DIGITAL SELF-CALIBRATION
    AMEMIYA, H
    YONEYAMA, T
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1976, 25 (02) : 132 - 138
  • [8] Digital Calibration and Correction Methods for CMOS Analog-to-Digital Converters
    Dosho, Shiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 421 - 431
  • [9] A Fully Digital Background Calibration Technique for Pipeline Analog-to-Digital Converters
    Kanani, Ziaeddin Koozeh
    Sobhi, Jafar
    Yousefi, Mousa
    Tahmasebi, Ahmad
    ECTI-CON: 2009 6TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2009, : 475 - +
  • [10] A Fully Digital Background Calibration Technique for Pipeline Analog-to-Digital Converters
    Tahmasebi, A.
    Kamali, A.
    Bahar, H. Balazadeh
    Kanani, Z. D. Koozeh
    PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON SIGNAL ACQUISITION AND PROCESSING, 2009, : 225 - +