A 93.6-dB SNDR Fully Dynamic CT-DT Noise-Shaping SAR ADC With Closed-Loop Capacitively Coupled Two-Stage FIA

被引:1
|
作者
Meng, Lingxin [1 ]
Song, Shuang [2 ]
Zhao, Menglian [1 ]
Tan, Zhichao [1 ]
机构
[1] Zhejiang Univ, Coll Informat Sci & Elect Engn, Hangzhou 310027, Peoples R China
[2] Zhejiang Univ, Sch Micronano Elect, Hangzhou 310027, Peoples R China
基金
中国国家自然科学基金;
关键词
Noise; Capacitors; Bandwidth; Signal to noise ratio; Noise shaping; Frequency conversion; Time-frequency analysis; Quantization (signal); Voltage; Signal resolution; Analog-to-digital converter (ADC); continuous time (CT); floating-inverter amplifier (FIA); noise shaping (NS); successive approximation register (SAR); INSTRUMENTATION AMPLIFIER; DB SNDR;
D O I
10.1109/JSSC.2024.3488364
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents an embedded-friendly high-precision two-step noise-shaping (NS) successive approximation register (SAR) analog-to-digital converter (ADC) designed for sensor applications. By employing a continuous-time (CT) SAR to track the input signal, the design avoids the kT/C noise typically induced by sampling operations. This approach decouples the signal-to-noise ratio (SNR) from the size of the sampling capacitor, thus relaxing the burden of the input and reference buffers. The CT SAR is followed by a two-stage floating-inverter-amplifier (FIA)-based closed-loop residue amplifier (RA) with a 94.6-dB open-loop gain, effectively mitigating interstage gain error. Furthermore, the CT-DT NS SAR exhibits high energy efficiency and fully dynamic characteristics due to the proposed RA and the second-stage DT NS SAR. Fabricated in a 55-nm CMOS process, the prototype achieves a signal-to-noise and distortion ratio (SNDR) of 93.6 dB with only a 120-fF single- ended input capacitor at a signal bandwidth of 5 kHz. Operating at a 1-MHz operating rate, the prototype consumes 34.7 mu W from a 1.2-V supply, resulting in a Schreier figure of merit (FoM) of 175.2 dB.
引用
收藏
页数:12
相关论文
共 9 条
  • [1] A 93.6dB-SNDR 5kHz-BW Fully Dynamic Hybrid CT-DT Noise Shaping SAR ADC
    Meng, Lingxin
    Zhao, Menglian
    Tan, Zhichao
    2024 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE, CICC, 2024,
  • [2] A 50kHz-BW 95.4dB-SNDR CT-DT Pipelined Noise-Shaping SAR ADC with Noise-Optimized Two-Stage Dynamic Amplifier
    Du, Yanzhujun
    Meng, Lingxin
    Zhao, Menglian
    Tan, Zhichao
    2024 31ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, ICECS, 2024,
  • [3] A 92 dB SNDR 183 dB FoMs Fully Dynamic Fourth-Order Noise-Shaping SAR ADC in the 2-2 Hybrid Nested Structure with Closed-Loop Residue Amplifier
    Hu, Wei
    Li, Jiaqi
    Chen, Qunchao
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2025,
  • [4] A First-Order Noise-Shaping SAR ADC with PVT-Insensitive Closed-Loop Dynamic Amplifier and Two CDACs
    Nam, Jaehyeon
    Hwang, Youngha
    Kim, Junhyung
    Kim, Jiwoo
    Park, Sang-Gyu
    ELECTRONICS, 2024, 13 (09)
  • [5] A 348-μW 68.8-dB SNDR 20-MS/s Pipelined SAR ADC With a Closed-Loop Two-Stage Dynamic Amplifier
    Kwon, Yigi
    Kim, Taewoong
    Sun, Nan
    Chae, Youngcheol
    IEEE SOLID-STATE CIRCUITS LETTERS, 2021, 4 : 166 - 169
  • [6] A 1.5-MHz BW 81.2-dB SNDR Dual-Residue Pipeline ADC With a Fully Dynamic Noise-Shaping Interpolating-SAR ADC
    Chung, Jae-Hyun
    Kim, Ye-Dam
    Park, Chang-Un
    Park, Kun-Woo
    Oh, Dong-Ryeol
    Seo, Min-Jae
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (08) : 2481 - 2491
  • [7] A 13.5-ENOB, 107-μW Noise-Shaping SAR ADC With PVT-Robust Closed-Loop Dynamic Amplifier
    Tang, Xiyuan
    Yang, Xiangxing
    Zhao, Wenda
    Hsu, Chen-Kai
    Liu, Jiaxin
    Shen, Linxiao
    Mukherjee, Abhishek
    Shi, Wei
    Li, Shaolan
    Pan, David Z.
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (12) : 3248 - 3259
  • [8] Fully Dynamic Discrete-Time ΔΣ ADC Using Closed-Loop Two-Stage Cascoded Floating Inverter Amplifiers
    Matsuoka, Akira
    Nezuka, Tomohiro
    Iizuka, Tetsuya
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 944 - 948
  • [9] An 18.2μW 101.1dB DR Fully-Dynamic ΔΣ ADC with Partially-Feedback Noise- Shaping Quantizer and CLS-Embedded Two-Stage FIAs
    Meng, Lingxin
    Chen, Junsheng
    Zhao, Menglian
    Tan, Zhichao
    IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023, 2023, : 393 - 396