High-Performance Digital Devices Design by the ASMD-FSMD Technique for Implementation in FPGA

被引:0
|
作者
Salauyou, Valery [1 ]
Klimowicz, Adam [1 ]
Grzes, Tomasz [1 ]
机构
[1] Bialystok Tech Univ, Fac Comp Sci, Wiejska 45A, PL-15351 Bialystok, Poland
来源
APPLIED SCIENCES-BASEL | 2025年 / 15卷 / 01期
关键词
algorithmic state machine with datapath; finite state machine with datapath; high-level synthesis; performance; FPGA; Verilog HDL;
D O I
10.3390/app15010410
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
The paper presents an application of the ASMD-FSMD technique for designing high-performance digital circuits on the example of an implementation of sequential multipliers in reconfigurable FPGA devices. The method primarily enables multiple operations on the same variable within a single clock cycle. The experiments were conducted using the QuartusPrime tool and Cyclone 10 LP devices, as well as Vivado tools and the Kintex UltraScale family device. The bit size of multiplicands varied from 4 to 128. A comparison of the ASMD-FSMD technique with the traditional approach using datapath with the controller has shown that the performance of the sequential multipliers increases by a factor of 2 and, for some examples, by a factor of 3. Practical recommendations for using the ASMD-FSMD technique to improve the performance of digital devices, as well as directions for further studies, are given in the conclusion.
引用
收藏
页数:18
相关论文
共 50 条
  • [1] Embedded Processor Design in FPGA by ASMD-FSMD and FSM-Single Techniques
    Salauyou, Valery
    COMPUTER INFORMATION SYSTEMS AND INDUSTRIAL MANAGEMENT (CISIM 2022), 2022, 13293 : 374 - 389
  • [2] ASMD-FSMD Technique in Designing Signal Processing Devices on Field Programmable Gate Arrays
    Solov'ev, V. V.
    JOURNAL OF COMMUNICATIONS TECHNOLOGY AND ELECTRONICS, 2021, 66 (12) : 1336 - 1345
  • [3] ASMD‒FSMD Technique in Designing Signal Processing Devices on Field Programmable Gate Arrays
    V. V. Solov’ev
    Journal of Communications Technology and Electronics, 2021, 66 : 1336 - 1345
  • [4] Design and Implementation of High-Performance Space Router Based on FPGA
    Zhou, Dong
    Shen, Xiaohu
    Li, Ke
    Feng, Guoping
    Wang, Luyuan
    2019 IEEE 11TH INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN 2019), 2019, : 704 - 708
  • [5] HIGH-PERFORMANCE FPGA IMPLEMENTATION OF COMPACT SINGLE ROUND AES DESIGN
    Patel, Vishwanath
    Joshi, Ramesh C.
    Saxena, Ashok K.
    ICCNT 2009: PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON COMPUTER AND NETWORK TECHNOLOGY, 2010, : 93 - 97
  • [6] Design and implementation of FPGA based high-performance intrusion detection system
    Kim, Byoung-Koo
    Heo, Young-Jun
    Oh, Jin-Tae
    INTELLIGENCE AND SECURITY INFORMATICS, PROCEEDINGS, 2006, 3975 : 724 - 725
  • [7] Design and implementation of a digital high-performance photovoltaic lighting system
    Hua, Chih-Chiang
    Chuang, Chih-Wei
    Wu, Chun-Wei
    Chuang, Deng-Jie
    ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 2583 - +
  • [8] The Parameter Design for High-performance Digital PGC Demodulation Technique
    Guo, Shuai
    Qu, Zhiyu
    Hou, Changbo
    Zhang, Chenshuo
    Jiang, Liangmao
    2017 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM - FALL (PIERS - FALL), 2017, : 693 - 699
  • [9] Design and implementation of Smart Network Interface Card based on high-performance FPGA
    Ma, Wenhao
    2024 9TH INTERNATIONAL CONFERENCE ON ELECTRONIC TECHNOLOGY AND INFORMATION SCIENCE, ICETIS 2024, 2024, : 181 - 184
  • [10] Design and implementation of dynamic and partial reconfigurable high-performance computing using FPGA
    Zhang, Xingjun
    Ding, Yanfei
    Huang, Yiyuan
    Dong, Xiaoshe
    Huazhong Keji Daxue Xuebao (Ziran Kexue Ban)/Journal of Huazhong University of Science and Technology (Natural Science Edition), 2010, 38 (SUPPL. 1): : 82 - 86