ASYNCHRONOUS CLOCK SWITCHING FILTER.

被引:0
|
作者
Bakken, K.L.
Peterson, R.A.
Petz, B.R.
机构
来源
IBM technical disclosure bulletin | 1983年 / 26卷 / 3 A期
关键词
ELECTRIC FILTERS; SWITCHED;
D O I
暂无
中图分类号
学科分类号
摘要
In many direct-access storage devices (DASD) the interface between device and attachment provides a serial data port and corresponding read and write file clocks. In a level sensitive scan design (LSSD) two non-overlapping clocks must be generated from the file read clock or the file write clock. Depending on the operation required from the DASD device, the file clock used must switch from one to the other within a specified number of cycles (usually 2-3 cycles). A typical clock switching circuit is shown. The 'gate read/write clock' signals, which are externally generated, are used to select between the DASD read and write clocks for clocking the internal LSSD latches.
引用
下载
收藏
页码:1253 / 1255
相关论文
共 50 条