Minimizing power with flexible voltage Islands

被引:0
|
作者
机构
[1] Puri, Ruchir
[2] Kung, David
[3] Stok, Leon
来源
Puri, R. (ruchir@us.ibm.com) | / Circuits and Systems Society, IEEE CASS; Science Council of Japan; The Inst. of Electronics, Inf. and Communication Engineers, IEICE; The Institute of Electrical and Electronics Engineers, Inc., IEEE卷 / Institute of Electrical and Electronics Engineers Inc.期
关键词
D O I
暂无
中图分类号
学科分类号
摘要
Power dissipation is becoming the most challenging design constraint in nanometer technologies. Among various design implementation schemes, standard cell ASICs offer the best power efficiency for high-performance applications. The flexibility of ASICs allow for the use of multiple voltages and multiple thresholds to match the performance of critical regions to their timing constraints, and minimize the power everywhere else. The use of multiple supply voltages presents some unique physical and electrical challenges. Level shifters need to be introduced between the various voltage regions. The physical layout needs to be designed to ensure the efficient delivery of the correct voltage to various voltage regions. More flexibility can be gained by using appropriate level shifters. © 2005 IEEE.
引用
收藏
相关论文
共 50 条
  • [1] Minimizing power with flexible voltage islands
    Puri, R
    Kung, D
    Stok, L
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 21 - 24
  • [2] Variable voltage task scheduling for minimizing energy or minimizing power
    Manzak, A
    Chakrabarti, C
    [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS, VOLS I-VI, 2000, : 3239 - 3242
  • [3] Peak power minimizing algorithm by voltage scheduling
    Su Yajuan
    Wei Shaojun
    Ye Tianchun
    Chen Lan
    Luo Jiajun
    [J]. CHINESE JOURNAL OF ELECTRONICS, 2008, 17 (01) : 85 - 89
  • [4] Supply voltage strategies for minimizing the power of CMOS processors
    Cai, J
    Taur, Y
    Huang, SF
    Frank, DJ
    Kosonocky, S
    Dennard, RH
    [J]. 2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, : 102 - 103
  • [5] Coordinated Power Management of Voltage Islands in CMPs
    Mishra, Asit K.
    Srikantaiah, Shekhar
    Kandemir, Mahmut
    Das, Chita R.
    [J]. SIGMETRICS 2010: PROCEEDINGS OF THE 2010 ACM SIGMETRICS INTERNATIONAL CONFERENCE ON MEASUREMENT AND MODELING OF COMPUTER SYSTEMS, 2010, 38 (01): : 359 - 360
  • [6] Adaptive power sharing in flexible frequency, flexible voltage hybrid power system
    Gupta, Preeti
    Swarnkar, Pankaj
    [J]. International Journal of Power Electronics, 2021, 14 (04) : 470 - 500
  • [7] Variable voltage task scheduling algorithms for minimizing energy/power
    Manzak, A
    Chakrabarti, C
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (02) : 270 - 276
  • [8] A NEW APPROACH FOR MINIMIZING POWER LOSSES AND IMPROVING VOLTAGE PROFILE
    QIU, J
    SHAHIDEHPOUR, SM
    [J]. IEEE TRANSACTIONS ON POWER SYSTEMS, 1987, 2 (02) : 287 - 295
  • [9] Power Optimization in a Parallel Multiplier using Voltage Islands
    Heo, Seok Won
    Huh, Suk Joong
    Ercegovac, Milos D.
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 345 - 348
  • [10] Low power design with multi-Vdd and voltage islands
    Wong, Martin D. F.
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1325 - 1325