On the design of random pattern testable PLA based on weighted random pattern testing

被引:0
|
作者
Ha, Dong S. [1 ]
Reddy, Sudhakar M. [1 ]
机构
[1] Virginia Polytechnic Inst and State, Univ, Blacksburg, United States
关键词
Built-in self-test - Fault coverage - Programmable logic arrays - Testable design - Weighted random pattern testing;
D O I
暂无
中图分类号
学科分类号
摘要
Programmable Logic Arrays (PLAs) provide a cost effective method to realize combinational logic circuits. PLAs are often not suitable for random pattern testing due to high fan-in of gates. In order to reduce the effective fan-in of gates, previous random pattern testable (RPT) PLA designs focused on partitioning inputs and product lines. In this paper we propose a new random pattern testable design of PLAs which is suitable for built-in self-test. The key idea of the proposed design is to apply weighted random patterns to the PLA under test. The proposed design method was applied to 30 example PLAs. The performance of the RPT PLAs was measured in the size of test set, area overhead, and time overhead, and compared with two other designs in test length and fault coverage. The experimental results show that the proposed design achieve short test length and high fault coverage.
引用
收藏
页码:149 / 157
相关论文
共 50 条
  • [1] Random pattern testable design with partial circuit duplication and IDDQ testing
    Yokoyama, Hiroshi
    Wen, Xiaoqing
    Tamamoto, Hideo
    Systems and Computers in Japan, 1999, 30 (05): : 18 - 27
  • [2] Deterministic pattern generation for weighted random pattern testing
    Reeb, B
    Wunderlich, HJ
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 30 - 36
  • [3] Random pattern testable design with partial circuit duplication
    Yokoyama, H
    Wen, XQ
    Tamamoto, H
    SIXTH ASIAN TEST SYMPOSIUM (ATS'97), PROCEEDINGS, 1997, : 353 - 358
  • [4] An alternative view on weighted random pattern testing
    Kunzmann, A
    Seepold, R
    NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 251 - 254
  • [5] Low-power weighted random pattern testing
    Zhang, XD
    Shan, WL
    Roy, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (11) : 1389 - 1398
  • [6] On evaluating and optimizing weights for weighted random pattern testing
    Sunrise Test Systems Inc, Fremont, United States
    IEEE Trans Comput, 8 (906-916):
  • [7] On evaluating and optimizing weights for weighted random pattern testing
    Majumdar, A
    IEEE TRANSACTIONS ON COMPUTERS, 1996, 45 (08) : 904 - 916
  • [8] RANDOM-PATTERN TESTABLE DESIGN FOR PROGRAMMABLE LOGIC ARRAYS.
    Fujiwara, Hideo
    Systems and Computers in Japan, 1987, 18 (07): : 95 - 102
  • [9] POWERTEST: A tool for energy conscious weighted random pattern testing
    Zhang, XD
    Roy, K
    Bhawmik, S
    TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 416 - 422
  • [10] Cellular automata for weighted random pattern generation
    Neebel, DJ
    Kime, CR
    IEEE TRANSACTIONS ON COMPUTERS, 1997, 46 (11) : 1219 - 1229