共 50 条
- [1] Random pattern testable design with partial circuit duplication and IDDQ testing Systems and Computers in Japan, 1999, 30 (05): : 18 - 27
- [2] Deterministic pattern generation for weighted random pattern testing EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 30 - 36
- [3] Random pattern testable design with partial circuit duplication SIXTH ASIAN TEST SYMPOSIUM (ATS'97), PROCEEDINGS, 1997, : 353 - 358
- [4] An alternative view on weighted random pattern testing NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 251 - 254
- [6] On evaluating and optimizing weights for weighted random pattern testing IEEE Trans Comput, 8 (906-916):
- [8] RANDOM-PATTERN TESTABLE DESIGN FOR PROGRAMMABLE LOGIC ARRAYS. Systems and Computers in Japan, 1987, 18 (07): : 95 - 102
- [9] POWERTEST: A tool for energy conscious weighted random pattern testing TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 416 - 422