Characterization of tunnel fet for ultra low power analog applications

被引:0
|
作者
机构
[1] Brinds, A.A.
[2] Chakrapani, K.
来源
Brinds, A. A. (brinda.preethi@gmail.com) | 1600年 / Asian Research Publishing Network (ARPN)卷 / 42期
关键词
Analog applications - Dynamic power dissipation - Low power application - MOS-FET - Short-channel effect - Static-power dissipation - Transconductance generation factors - Tunnel FET;
D O I
暂无
中图分类号
学科分类号
摘要
In modern portable devices, the supply voltage is decreased to reduce the power dissipation. However as the supply voltage is scaled down below 0.4V, the normal MOSFET devices cannot be used due to lower ION/ IOFF ratio which will reduce the static power dissipation. Hence for low power applications, Tunnel FET is used as alternatives due to their higher sub threshold swing, extremely low off state current (IOFF) and excellent sub threshold characteristics. Hence Tunnel FET transistor has attracted a lot of attention for analog and RF applications. In Tunnel FET, the dynamic power dissipation will be decreased since the operating voltage is very low (0.4). The power consumption becomes a major bottleneck for further scaling. The continued reduction of MOSFET size is leading to increased leakage current due to short channel effects. A promising alternative for MOSFET which does not suffer from these limitations is Tunneling FET. In this work, characterizing the various parameters of Tunnel FET such as on current, off current, Transconductance generation factor for ultra low power analog applications. © 2005 - 2012 JATIT & LLS.
引用
收藏
相关论文
共 50 条
  • [1] Exploring Tunnel-FET for Ultra Low Power Analog Applications: A Case Study on Operational Transconductance Amplifier
    Trivedi, Amit Ranjan
    Carlo, Sergio
    Mukhopadhyay, Saibal
    [J]. 2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [2] Combinational Access Tunnel FET SRAM for Ultra-Low Power Applications
    Yang, Libo
    Zhu, Jiadi
    Chen, Cheng
    Wang, Zhixuan
    Liu, Zexue
    Huang, Qianqian
    Ye, Le
    Huang, Ru
    [J]. 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [3] Analog/RF Performance Investigation of Dopingless FET for Ultra-Low Power Applications
    Sirohi, Ankit
    Sahu, Chitrakant
    Singh, Jawar
    [J]. IEEE ACCESS, 2019, 7 : 141810 - 141816
  • [4] A New Tunnel-FET based RAM Concept for Ultra-Low Power Applications
    Rahman, Mostafizur
    Li, Mingyu
    Shi, Jiajun
    Khasanvis, Santosh
    Moritz, C. Andras
    [J]. 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2014, : 57 - 58
  • [5] Ultra-low Power Electronics with Si/Ge Tunnel FET
    Trivedi, Amit Ranjan
    Amir, Mohammad Faisal
    Mukhopadhyay, Saibal
    [J]. 2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [6] BENCHMARKING OF MULTI-FINGER SCHOTTKY-BARRIER TUNNEL FET FOR ULTRA-LOW POWER APPLICATIONS
    Zhu, Jiadi
    Huang, Qianqian
    Guo, Lingyi
    Yang, Libo
    Chen, Cheng
    Ye, Le
    Huang, Ru
    [J]. 2018 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2018,
  • [7] Impact of temperature variations on line tunnel fet for low power applications
    Jha, Kamal K.
    Sharma, Varun
    Pattanaik, Manisha
    [J]. Journal of Computational and Theoretical Nanoscience, 2015, 12 (10) : 3009 - 3012
  • [8] Performance Analysis of GaSb/InAs Tunnel FET for Low Power Applications
    Moni, D. Jackuline
    Anucia, A. Josephine
    Gracia, D.
    Nirmal, D.
    [J]. 2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 335 - 338
  • [9] Vertical Tunnel-FET Analysis for Excessive Low Power Digital Applications
    Singh, Shailendra
    Raj, Balwinder
    [J]. 2018 FIRST INTERNATIONAL CONFERENCE ON SECURE CYBER COMPUTING AND COMMUNICATIONS (ICSCCC 2018), 2018, : 192 - 197
  • [10] Ohmic Junction Based Tunnel FET for High Frequency and Low Power Applications
    Shivendra Yadav
    Bhaskar Awadhiya
    Akshay Mittal
    [J]. Silicon, 2022, 14 : 12115 - 12122