First Experimental Demonstration of 3D-Stacked 2T0C DRAM Cells Based on Indium Tin Oxide Channel

被引:1
|
作者
Gu, Chengru [1 ,2 ]
Hu, Qianlan [3 ,4 ]
Zhu, Shenwu [5 ,6 ]
Li, Qijun [5 ,6 ]
Zeng, Min [5 ,6 ]
Kang, Jiyang [5 ,6 ]
Tong, Anyu [1 ,2 ]
Wu, Yanqing [7 ,8 ,9 ,10 ]
机构
[1] Peking Univ, Sch Integrated Circuits, Beijing 100871, Peoples R China
[2] Peking Univ, Beijing Adv Innovat Ctr Integrated Circuits, Beijing 100871, Peoples R China
[3] Peking Univ, Key Lab Phys & Chem Nanodevices, Beijing 100871, Peoples R China
[4] Peking Univ, Ctr Carbon Based Elect, Dept Elect, Beijing 100871, Peoples R China
[5] Huazhong Univ Sci & Technol, Wuhan Natl High Magnet Field Ctr, Wuhan 430074, Peoples R China
[6] Huazhong Univ Sci & Technol, Sch Integrated Circuits, Wuhan 430074, Peoples R China
[7] Peking Univ, Sch Integrated Circuits, Beijing 100871, Peoples R China
[8] Peking Univ, Beijing Adv Innovat Ctr Integrated Circuits, Beijing 100871, Peoples R China
[9] Huazhong Univ Sci & Technol, Wuhan Natl High Magnet Field Ctr, Wuhan 430074, Peoples R China
[10] Huazhong Univ Sci & Technol, Sch Integrated Circuits, Wuhan 430074, Peoples R China
关键词
Field effect transistors; Random access memory; Indium tin oxide; Fabrication; Logic gates; Dielectrics; Voltage measurement; Capacitorless DRAM; ITO; 3D-stacked; TRANSISTORS;
D O I
10.1109/LED.2024.3443512
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, we provide the first experimental demonstration of 3D-stacked 2T0C DRAM cells based on indium tin oxide (ITO) FETs. The 3D sequential integration process steps cause negligible performance degradation to the bottom ITO FET including on-current, on/off ratio, subthreshold slope, and mobility, exhibiting excellent stability during the fabrication process of the top FET. Both layers of FETs show very small threshold voltage V-th shift under positive bias stress measurement for 3,000 s, where the negative shift of V-th is only about 0.045 V and 0.08 V for the 1(st) and 2(nd) layer FETs, respectively. The 3D-stacked 2T0C DRAM cell consisting of two ITO FETs shows excellent data retention time of 1,360 s and endurance over 10(11), rivaling the counterparts based on planar structures. These results indicate the great potential of the 3D-stacked 2T0C DRAM cells for future 3D DRAM applications.
引用
收藏
页码:1764 / 1767
页数:4
相关论文
共 25 条
  • [1] 3D-Stacked 2T0C-DRAM Cells Using Al2O3/TiO2-Based 2DEG FETs
    Zhu, Xinyi
    He, Yongjie
    Wang, Zhiqiang
    Guo, Hongxuan
    Zhu, Hao
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (07) : 1173 - 1176
  • [2] First Demonstration of Deeply Scaled 2T0C DRAM With Record Data Retention and Fast Write Speed
    Zhu, Shenwu
    Hu, Qianlan
    Li, Qijun
    Yan, Shiwei
    Liu, Honggang
    Liu, Ranhui
    Wu, Yanqing
    IEEE ELECTRON DEVICE LETTERS, 2025, 46 (03) : 405 - 408
  • [3] Predicting the Retention Property of Scaled Cylindrical IGZO 2T0C DRAM Cells
    Jeong, Sang-Mok
    Hong, Sung-Min
    2024 IEEE SILICON NANOELECTRONICS WORKSHOP, SNW 2024, 2024, : 123 - 124
  • [4] High performance 2T0C DRAM cells based on atomic-layer-deposited InAlZnO FETs
    Xiong, Wen
    Luo, Binbin
    Meng, Wei
    Zhu, Bao
    Wu, Xiaohan
    Ding, Shi-Jin
    SCIENCE CHINA-INFORMATION SCIENCES, 2024, 67 (09)
  • [5] High performance 2T0C DRAM cells based on atomic-layer-deposited InAlZnO FETs
    Wen XIONG
    Binbin LUO
    Wei MENG
    Bao ZHU
    Xiaohan WU
    Shi-Jin DING
    Science China(Information Sciences), 2024, 67 (09) : 344 - 345
  • [6] Flexible Organic Field-Effect Transistor (OFET) Based 2T0C DRAM Cells with 2-Bit Operation and Extended Retention
    Hu, Xuemeng
    Li, Zhenhai
    Feng, Tianyang
    Meng, Jialin
    Li, Qingxuan
    Zhu, Hao
    Sun, Qingqing
    Zhang, David Wei
    Chen, Lin
    ADVANCED SCIENCE, 2025,
  • [7] Monolithic 3-D Integration of Counteractive Coupling IGZO/CNT Hybrid 2T0C DRAM and Analog RRAM-Based Computing-In-Memory
    Su, Yanbo
    Shi, Mingcheng
    Tang, Jianshi
    Li, Yijun
    Du, Yiwei
    An, Ran
    Li, Jiaming
    Li, Yuankun
    Yao, Jian
    Hu, Ruofei
    He, Yuan
    Xi, Yue
    Li, Qingwen
    Qiu, Song
    Zhang, Qingtian
    Pan, Liyang
    Gao, Bin
    Qian, He
    Wu, Huaqiang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (05) : 3336 - 3342
  • [8] Atomic-Layer-Deposited Ultrathin InAlZnO FETs-Based 2T0C DRAM Cells With Long Data Retention and Multilevel Storage
    Xiong, Wen
    Luo, Binbin
    Meng, Wei
    Wu, Xiaohan
    Zhu, Bao
    Ding, Shi-Jin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (04) : 2393 - 2398
  • [9] Modeling the Thermal Characteristics of Stacked 2T0C Memory Array Based on InGaZnO4 Thin-Film Transistors
    He, Song
    Li, Haoxin
    Xu, Guangwei
    Tang, Xinyi
    Li, Yuanbiao
    Kim, Jaewoo
    Gu, Tina
    Xue, Xingkun
    Li, Zelun
    Xu, Handong
    Dong, Haiyang
    Zhou, Kai
    Hu, Xianqin
    Long, Shibing
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (12) : 6369 - 6374
  • [10] Modeling the Thermal Characteristics of Stacked 2T0C Memory Array Based on InGaZnO4 Thin-film Transistors
    He, Song
    Li, Haoxin
    Xu, Guangwei
    Tang, Xinyi
    Li, Yuanbiao
    Kim, Jaewoo
    Gu, Tingting
    Xue, Xingkun
    Li, Zelun
    Xu, Handong
    Dong, Haiyang
    Zhou, Kai
    Hu, Xianqin
    Long, Shibing
    2023 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, SISPAD, 2023, : 17 - 20