New power-efficient flip-flop based on a true single-phase clock and robust to single-node upsets

被引:1
|
作者
Song S. [1 ,2 ]
Kim Y. [1 ,2 ]
机构
[1] School of Electronic and Electrical Engineering, Hongik University, Seoul
[2] School of Electronic and Electrical Engineering, Hongik University, Seoul
基金
新加坡国家研究基金会;
关键词
Fast; Power-efficient; Radiation-hardened by design (RHBD); Single-event transient (SET); Single-event upset (SEU); Single-node upset (SNU); True single-phase clock (TSPC);
D O I
10.5573/IEIESPC.2021.10.2.167
中图分类号
学科分类号
摘要
As the size of technology shrinks, its immunity to the space radiation environment decreases. A single-event transient (SET) induced by radiation can cause permanent damage to devices. Therefore, engineers have been researching radiation-hardened flip-flops or latches that are robust to soft errors. This paper proposes a true-single-phase-clock (TSPC)-based single-node-upset (SNU)-tolerant flip-flop, which is robust to SNUs and even faster than conventional DFFs. This flip-flop consists of two modules of TSPC flip-flops, except for inverters, and a Muller C-element. It has only 22 transistors, which makes it area-efficient. Moreover, the proposed flip-flop uses a TSPC; hence, the clock-to-Q delay is 10% less than the conventional DFF. © 2021 Institute of Electronics and Information Engineers. All rights reserved.
引用
收藏
页码:167 / 175
页数:8
相关论文
共 50 条
  • [1] A power-efficient, single-phase, contention-free flip-flop with only three clock transistors
    Maheshwari, Yugal Kishore
    Sachdev, Manoj
    MICROELECTRONICS JOURNAL, 2024, 152
  • [2] True Single-Phase Energy Recovery Flip-Flop for Low-Power Application
    Gao, Leisheng
    Zhou, Yumei
    Liu, Hainan
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1173 - 1176
  • [3] A multiple-input single-phase clock flip-flop family
    Hobson, RF
    Dyck, AR
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 240 - 241
  • [4] A true single-phase clocked flip-flop with leakage current compensation
    Lee, Han-Yeol
    Jang, Young-Chan
    IEICE ELECTRONICS EXPRESS, 2012, 9 (23): : 1807 - 1812
  • [5] Single Phase Clock Based Radiation Tolerant D Flip-flop Circuit
    Jain, A.
    Veggetti, A.
    Crippa, D.
    Benfante, A.
    Gerardin, S.
    Bagatin, M.
    2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2020), 2020,
  • [6] Flip-Flop Upsets From Single-Event-Transients in 65 nm Clock Circuits
    Wissel, Larry
    Heidel, David F.
    Gordon, Michael S.
    Rodbell, Kenneth P.
    Stawiasz, Kevin
    Cannon, Ethan H.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (06) : 3145 - 3151
  • [7] DESIGN OF A LOW-POWER HIGH-SPEED TRUE SINGLE-PHASE CLOCK D FLIP-FLOP FOR VERNIER TIME-TO-DIGITAL CONVERTERS
    Lakshmi, P. Vijaya (posanivijaya@gmail.com), 2025, 84 (01): : 61 - 69
  • [8] A Low-Power Single-Phase Split-Controlled Flip-Flop With No Redundant Switching
    Yan, Zhuoya
    Huang, Yingna
    Jiao, Hailong
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [9] Low-Power 19-Transistor True Single-Phase Clocking Flip-Flop Design Based on Logic Structure Reduction Schemes
    Lin, Jin-Fa
    Sheu, Ming-Hwa
    Hwang, Yin-Tsung
    Wong, Chen-Syuan
    Tsai, Ming-Yan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (11) : 3033 - 3044
  • [10] A new single-clock flip-flop for half-swing clocking
    Kwon, YS
    Park, BI
    Park, IC
    Kyung, CM
    PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, : 117 - 120