Design and Comparison of 24-bit Three Operand Adders using Parallel Prefix method for Efficient Computations

被引:0
|
作者
Usha, S. [1 ,2 ]
Kanthimathi, M. [1 ,2 ]
机构
[1] Sri Sairam Engn Coll, Chennai, India
[2] Anna Univ, Chennai, India
关键词
PPA; Three-Operand Adder; Modular Arithmetic; FPGA; MULTIPLICATION; COMPRESSORS;
D O I
10.4108/eetsis.5004
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Binary Three-operand adder serves as a foundation block used within security and Pseudo Random-Bit Generator (PRBG) systems. Binary Three-operand adder was designed using Carry Save Adder but this consumes more delay. Therefore, a Parallel Prefix Adder (PPA) method can be utilized for faster operation. The canonical types of PPA result in a lesser path delay of approximately O (log2 n). These adders can be designed for 8, 16, 24 or n bits. But this work is focused on developing a 24-bit three-operand adder that takes three 24-bit binary numbers as input and generates a 24-bit sum output and a carry using five different PPA methods The proposed summing circuits are operationalized with HardwareDescription-Language (HDL) using Verilog, and then subjected to synthesis using Field -Programmable Gate- Array (FPGA) Vertex 5. On comparing the proposed adders, it shows that the delay and the size occupied are significantly less in the Sklansky PPA. These faster three-operand adders can be utilized for three-operand multiplication in image processing applications and Internet of Things (IoT) security systems.
引用
收藏
页码:1 / 7
页数:7
相关论文
共 27 条
  • [1] Three - Operand Binary Addition Using Parallel Prefix Adders
    Reji, Sneha Elsa
    Jacob, Deepa Susan
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [2] Design and Characterization of Parallel Prefix Adders using FPGAs
    Hoe, David H. K.
    Martinez, Chris
    Vundavalli, Sri Jyothsna
    PROCEEDINGS SSST 2011: 43RD IEEE SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2011, : 168 - 172
  • [3] Parallel biological sequence comparison using prefix computations
    Aluru, Srinivas
    Futamura, Natsuhiko
    Mehrotra, Kishan
    Proceedings of the International Parallel Processing Symposium, IPPS, 1999, : 653 - 659
  • [4] Parallel biological sequence comparison using prefix computations
    Aluru, S
    Futamura, N
    Mehrotra, K
    IPPS/SPDP 1999: 13TH INTERNATIONAL PARALLEL PROCESSING SYMPOSIUM & 10TH SYMPOSIUM ON PARALLEL AND DISTRIBUTED PROCESSING, PROCEEDINGS, 1999, : 653 - 659
  • [5] Parallel biological sequence comparison using prefix computations
    Aluru, S
    Futamura, N
    Mehrotra, K
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2003, 63 (03) : 264 - 272
  • [6] 64-bit Prefix Adders: Power-Efficient Topologies and Design Solutions
    Zhou, Ching
    Fleischer, Bruce M.
    Gschwind, Michael
    Puri, Ruchir
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 179 - 182
  • [7] Efficient Fused MAC Unit Using Multi-Operand Parallel Prefix Adder
    Abinaya A.
    Maheswari M.
    Radioelectronics and Communications Systems, 2022, 65 (04) : 213 - 220
  • [8] An Efficient High-Speed CORDIC Algorithm Using Parallel-Prefix Adders (PPA)
    Venkatesh, Vutukuri
    Yeswanth, Balaji
    Akhil, Repala
    Jatoth, Ravi Kumar
    ADVANCES IN VLSI, COMMUNICATION, AND SIGNAL PROCESSING, 2020, 587 : 805 - 813
  • [9] High Speed Digital Filter Design Using Register Minimization Retiming & Parallel Prefix Adders
    Yagain, Deepa
    Krishna, Vijaya A.
    2012 THIRD INTERNATIONAL CONFERENCE ON EMERGING APPLICATIONS OF INFORMATION TECHNOLOGY (EAIT), 2012, : 449 - 453
  • [10] Design of High-Speed and Power-Efficient Ternary Prefix Adders Using CNFETs
    Vudadha, Chetan
    Srinivas, M. B.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (04) : 772 - 782