Complexity analysis for 4-input/1-output fpgas applied to multiplier designs

被引:0
|
作者
Saqib, Nazar Abbas [1 ]
机构
[1] Communication Systems Engineering (CSE) Department, NUST Institute of Information Technology, National University of Sciences and Technology (NUST), Islamabad, Pakistan
来源
Scalable Computing | 2007年 / 8卷 / 04期
关键词
Manufacture - Computational complexity - Field programmable gate arrays (FPGA);
D O I
暂无
中图分类号
学科分类号
摘要
Some algorithms are more efficient than others. The complexity of an algorithm is a function describing the efficiency of the algorithm which has two measures: Space Complexity and Time Complexity. In this paper, we present complexity analysis for FPGA based designs which is based on 4-input and 1-output LUT structure followed by the majority of FPGA manufacturers. The same procedure is then applied to Karatsuba-Offman Multiplier (KOM) because of two reasons. Firstly, due to the increased use of FPGAs especially for security applications, it seems logical to compare various architectures for their efficiencies in FPGAs. Secondly, for diverse security applications, it provides a prior estimation to hardware resources and achievable timing. We consider a 4-input and 1-output structure as a basic building block available in majority of FPGAs by different FPGA manufacturers. We then compare our theoretical and experimental results for KOM in FPGAs which are fairly convincible. © 2007 SWPS.
引用
收藏
页码:411 / 422
相关论文
共 50 条
  • [1] COMPLEXITY ANALYSIS FOR 4-INPUT/1-OUTPUT FPGAS APPLIED TO MULTIPLIER DESIGNS
    Saqib, Nazar Abbas
    SCALABLE COMPUTING-PRACTICE AND EXPERIENCE, 2007, 8 (04): : 411 - 422
  • [2] Standard Cell and Supergates Designs: An Electrical Comparison on 4-Input Logic Functions
    Kessler, Henrique
    Porto, Marcelo
    da Rosa, Leomar, Jr.
    Camargo, Vinicius V.
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 1744 - 1748
  • [3] Maximizing data rate over M-input/1-output channels
    Zangi, KC
    Kransy, LG
    IEEE 55TH VEHICULAR TECHNOLOGY CONFERENCE, VTC SPRING 2002, VOLS 1-4, PROCEEDINGS, 2002, : 938 - 942
  • [4] A broadband 8-18GHz 4-input 4-output butler matrix
    Milner, Leigh
    Parker, Michael
    SMART STRUCTURES, DEVICES, AND SYSTEMS III, 2007, 6414
  • [5] Efficient 4-input LUTs FPGA implementation of combinatorial multiplier over canonical base GF(16)
    Tomashau, V
    2002 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2002, : 318 - 321
  • [6] 4-INPUT 4-OUTPUT FEEDBACK-SYSTEMS - ROBUST ASYMPTOTIC-BEHAVIOR
    FERREIRA, PMG
    IEEE TRANSACTIONS ON AUTOMATIC CONTROL, 1988, 33 (12) : 1169 - 1172
  • [7] INPUT-OUTPUT ANALYSIS AND INTERRELATIONAL INCOME MULTIPLIER AS A MATRIX
    MIYAZAWA, K
    HITOTSUBASHI JOURNAL OF ECONOMICS, 1968, 8 (02) : 39 - 58
  • [8] 3-Input/1-Output Logic Implementation Demonstrated by DNA Algorithmic Self-Assembly
    Cho, Hyunjae
    Mitta, Sekhar Babu
    Song, Yongwoo
    Son, Junyoung
    Park, Suyoun
    Hwan, Tai
    Park, Sung Ha
    ACS NANO, 2018, 12 (05) : 4369 - 4377
  • [9] Ternary representation of N (N=1 or 2)-input and 1-output algorithmic self-assembly demonstrated by DNA
    Park, Suyoun
    Tandon, Anshula
    Cho, Hyun Jae
    Raza, Muhammad Tayyab
    Lee, Sung Jin
    Chopade, Prathamesh
    Ha, Tai Hwan
    Park, Sung Ha
    NANOTECHNOLOGY, 2020, 31 (08)
  • [10] THE MULTIPLIER EFFECTS OF SANITARY EXPENDITURES IN ITALY - AN INPUT-OUTPUT-ANALYSIS
    MAPELLI, V
    GIORNALE DEGLI ECONOMISTI E ANNALI DI ECONOMIA, 1982, 41 (7-8) : 551 - 558