A high-precision synchronization circuit for clock distribution

被引:0
|
作者
路崇 [1 ,2 ]
谭洪舟 [1 ,2 ]
段志奎 [2 ]
丁一 [2 ]
机构
[1] SYSU-CMU Shunde International Joint Research Institute
[2] School of Information Science and Technology,Sun Yat-Sen
关键词
D O I
暂无
中图分类号
学科分类号
摘要
In this paper,a novel structure of a high-precision synchronization circuit,HPSC,using interleaved delay units and a dynamic compensation circuit is proposed.HPSCs are designed for synchronization of clock distribution networks in large-scale integrated circuits,where high-quality clocks are required.The application of a hybrid structure of a coarse delay line and dynamic compensation circuit performs roughly the alignment of the clock signal in two clock cycles,and finishes the fine tuning in the next three clock cycles with the phase error suppressed under 3.8 ps.The proposed circuit is implemented and fabricated using a SMIC 0.13 m 1P6 M process with a supply voltage at 1.2 V.The allowed operation frequency ranges from 200 to 800 MHz,and the duty cycle ranges between ?20%; 80%?.The active area of the core circuits is 245134 m2,and the power consumption is1.64 m W at 500 MHz.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] A high-precision synchronization circuit for clock distribution
    路崇
    谭洪舟
    段志奎
    丁一
    [J]. Journal of Semiconductors, 2015, (10) : 110 - 118
  • [2] A high-precision synchronization circuit for clock distribution
    Lu Chong
    Tan Hongzhou
    Duan Zhikui
    Ding Yi
    [J]. JOURNAL OF SEMICONDUCTORS, 2015, 36 (10)
  • [3] Design of a high-precision clock distribution and synchronization system
    Qin, Jia-Jun
    Li, Jia-Wen
    Qi, Dong-Dong
    Chen, Tao
    Huang, Shi-Ya
    Xie, Hong-Zhang
    Xu, Hao-Qian
    Zhao, Lei
    [J]. NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2024, 1062
  • [4] Improving Fault Tolerance in High-Precision Clock Synchronization
    Gaderer, Georg
    Loschmidt, Patrick
    Sauter, Thilo
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2010, 6 (02) : 206 - 215
  • [5] High-precision relative clock synchronization using time stamp counters
    Tian, Guo-Song
    Tian, Yu-Chu
    Fidge, Colin
    [J]. ICECCS 2008: THIRTEENTH IEEE INTERNATIONAL CONFERENCE ON THE ENGINEERING OF COMPLEX COMPUTER SYSTEMS, PROCEEDINGS, 2008, : 69 - 78
  • [6] High-precision time synchronization based on common performance clock source
    Chen Ruiqiong
    Liu Ya
    Li Xiaohui
    Fan Duosheng
    Yang Ying
    [J]. PROCEEDINGS OF 2019 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS (ICEMI), 2019, : 1363 - 1368
  • [7] Asynchronous Laser Transponder Method for High-Precision Ranging and Clock Synchronization
    Zhu, Hongquan
    Gao, Xin
    Lei, Chengqiang
    [J]. 2019 28TH WIRELESS AND OPTICAL COMMUNICATIONS CONFERENCE (WOCC), 2019, : 73 - 76
  • [8] High-precision multi-node clock network distribution
    Chen, Xing
    Cui, Yifan
    Lu, Xing
    Ci, Cheng
    Zhang, Xuesong
    Liu, Bo
    Wu, Hong
    Tang, Tingsong
    Shi, Kebin
    Zhang, Zhigang
    [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 2017, 88 (10):
  • [9] Accelerated Clock Drift Estimation for High-Precision Wireless Time-Synchronization
    Engel, Andreas
    Koch, Andreas
    [J]. 2015 IEEE 40TH LOCAL COMPUTER NETWORKS CONFERENCE WORKSHOPS (LCN WORKSHOPS), 2015, : 627 - 635
  • [10] An Enhanced SNTP (ESNTP) Clock Synchronization for High-Precision Network QoS Measurements
    Park, Jeong-Ki
    Kim, Young-Tak
    [J]. IP OPERATIONS AND MANAGEMENT, PROCEEDINGS, 2008, 5275 : 91 - 102