A 28-Gb/s Single-Ended PAM-4 Receiver With T-Coil-Integrated Continuous-Time Linear Equalizer in 40-nm CMOS Technology

被引:1
|
作者
Sim, Taeyang [1 ]
Yeom, Sunoh [1 ]
Im, Hyunwoo [1 ]
Oh, Youngmin [1 ]
Seo, Hyeongmin [1 ]
Ko, Hyeongjun [2 ]
Chi, Hankyu [2 ]
Jung, Hae-Kang [2 ]
Han, Jaeduk [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, Seoul 04763, South Korea
[2] SK Hynix Inc, Icheon 17336, South Korea
关键词
CTLE; four-level pulse-amplitude modulation (PAM-4); receiver; single-ended; TAS-TIA; T-coil; TRANSCEIVER;
D O I
10.1109/TCSII.2023.3324254
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, a four-level pulse amplitude modulation (PAM-4) receiver for single-ended memory interfaces is presented. The frontend signaling path is optimized to maximize the receiver's bandwidth in combination with a T-coil that mitigates the loading effect of the electrostatic discharge (ESD) protection cell. The following continuous-time linear equalizer (CTLE) employs an inverter-based TAS-transimpedance (TIA) stage in a subtraction configuration to compensate for the channel loss. The dual-path T-coil is optimally designed for the CTLE core based on the characteristics of the low and high-frequency signaling paths of the subtractive equalizer to maximize the bandwidth of the high-frequency path. The complementary transconductances with current biasing achieve high gain, wide linearity, and high power supply rejection ratio (PSRR). The output common-mode of the CTLE is balanced across the entire input range by adopting an auxiliary TAS and suppressing the gain mismatch. The proposed single-ended PAM-4 receiver is fabricated in a 40-nm CMOS technology and occupies 0.014 mm2. The design operates at 28-Gb/s with a $10<^>{-12}$ bit error rate (BER) and consumes 21.51 mW, which corresponds to 0.77-pJ/bit energy efficiency.
引用
收藏
页码:1012 / 1016
页数:5
相关论文
共 19 条
  • [1] A 2x50 Gb/s Single-Ended MIMO PAM-4 Crosstalk Cancellation and Signal Reutilization Receiver in 28 nm CMOS
    Zhong, Liping
    Wu, Hongzhi
    Wu, Weitao
    Xiao, Wenbo
    Luo, Xiongshi
    Xu, Dongfan
    Cheng, Xuxu
    Li, Zhenghao
    Fan, Taiyang
    Pan, Quan
    ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, : 501 - 504
  • [2] A 28-Gb/s Single-Ended PAM-4 Transceiver With Active-Inductor Equalizer and Amplitude-Detection LSB Decoder for Memory Interfaces
    Shin, Hwaseok
    Kang, Hyoshin
    Choi, Yoonjae
    Sim, Jincheol
    Choi, Jonghyuck
    Kwon, Youngwook
    Park, Seungwoo
    Kim, Seongcheol
    Sim, Changmin
    So, Junseob
    Kim, Taehwan
    Kim, Chulwoo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025, 33 (03) : 662 - 672
  • [3] A PAM-4 80-Gb/s Variable-Gain Transimpedance Amplifier in 40-nm CMOS Technology
    Guo, Yuhao
    Pan, Quan
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 98 - 99
  • [4] A 112Gb/s Low-Noise PAM-4 Linear Optical Receiver in 28nm CMOS
    Shi, Yongjun
    Li, Dan
    Gao, Shengwei
    Zhang, Yihua
    Geng, Li
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [5] An inductorless linear optical receiver for 20Gbaud/s (40Gb/s) PAM-4 modulation using 28nm CMOS
    Quadir, Nasir Abdul
    Townsend, Paul D.
    Ossieur, Peter
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2473 - 2476
  • [6] A 56-Gb/s PAM-4 Transmitter/Receiver Chipset With Nonlinear FFE for VCSEL-Based Optical Links in 40-nm CMOS
    Peng, Pen-Jui
    Lee, Po-Lin
    Huang, Hsiang-En
    Huang, Wei-Jian
    Lin, Ming-Wei
    Juang, Ying-Zong
    Tseng, Sheng-Hsiang
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (10) : 3025 - 3035
  • [7] Flexible Transversal Continuous-Time Linear Equalizer Operating up to 25Gb/s in 28nm CMOS
    Zhang, H.
    Monaco, E.
    Bassi, M.
    Mazzanti, A.
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [8] A 50Gb/s PAM-4 Optical Receiver with Si-Photonic PD and Linear TIA in 40nm CMOS
    Liu, Yang
    Qi, Nan
    Xu, Xiuli
    Li, Weizhong
    Wang, Lei
    Chen, Minjia
    Cheng, Qixiang
    Shi, Jingbo
    Liu, Liyuan
    Liu, Jian
    Xiao, Xi
    Wu, Nanjian
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [9] A 64 Gb/s/pin Single-Ended PAM-4 Transmitter With a Merged Preemphasis Capacitive-Peaking Crosstalk Cancellation Scheme for Memory Interfaces in 28-nm CMOS
    Wu, Weitao
    Wu, Hongzhi
    Zhong, Liping
    Cheng, Xuxu
    Luo, Xiongshi
    Xu, Dongfan
    Wang, Catherine
    Li, Zhenghao
    Pan, Quan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (01) : 205 - 216
  • [10] A 25-Gb/s Single-Ended PAM-4 Receiver With Time-Windowed LSB Decoder for High-Speed Memory Interfaces
    Choi, Yoonjae
    Park, Hyunsu
    Choi, Jonghyuck
    Sim, Jincheol
    Kwon, Youngwook
    Park, Seungwoo
    Kim, Seongcheol
    Sim, Changmin
    Kim, Chulwoo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (07) : 2005 - 2015