Understanding Retention Time Distribution in Buried-Channel-Array-Transistors (BCAT) Under Sub-20-Nm DRAM Node-Part I: Defect-Based Statistical Compact Model

被引:0
|
作者
Liu, Yong [1 ]
Wang, Da [1 ]
Ren, Pengpeng [1 ]
Li, Jie [1 ]
Qiao, Zheng [1 ]
Wu, Maokun [1 ]
Wen, Yichen [1 ]
Zhou, Longda [1 ]
Sun, Zixuan [2 ]
Wang, Zirui [2 ]
Han, Qinghua [3 ]
Wu, Blacksmith [3 ]
Cao, Kanyu [3 ]
Wang, Runsheng
Ji, Zhigang [1 ,4 ]
Huang, Ru [2 ]
机构
[1] Shanghai Jiao Tong Univ, Natl Key Lab Adv Micro & Nano Manufacture Technol, Shanghai 200240, Peoples R China
[2] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
[3] ChangXin Memory Technol, Hefei 230601, Peoples R China
[4] Beijing Superstring Acad Memory Technol, Beijing 100176, Peoples R China
关键词
Buried-channel-array-transistor (BCAT); dynamic random access memory (DRAM); leakage; retention time; LEAKAGE CURRENT;
D O I
10.1109/TED.2024.3409510
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In Part I of this article, the static leakage-induced retention time distribution in buried-channel-array-transistors (BCATs) within sub-20-nm dynamic random access memory (DRAM) cells is investigated. By separating the leakage into nontrap and trap-induced components, we explored the physical mechanisms behind it. A defect-based statistical compact leakage model is developed by incorporating factors, such as defect density, spatial location, and the distribution of energy levels. We show that this defect-based statistical model helps elucidate the relationship between inherent defects and the retention time characteristics of DRAM. Furthermore, its compact nature makes it possible to investigate the retention time distribution at higher sigma levels in-depth. By linking the defect directly to the retention time, the proposed model lays the foundation for positive bias temperature instability (PBTI) aging analysis and process optimization reported in Part II of this article.
引用
收藏
页码:4462 / 4468
页数:7
相关论文
共 2 条
  • [1] Understanding Retention Time Distribution in Buried-Channel-Array-Transistors (BCAT) Under Sub-20-nm DRAM Node-Part II: PBTI Aging and Optimization
    Liu, Yong
    Wang, Da
    Ren, Pengpeng
    Li, Jie
    Qiao, Zheng
    Wu, Maokun
    Wen, Yichen
    Zhou, Longda
    Sun, Zixuan
    Wang, Zirui
    Han, Qinghua
    Wu, Blacksmith
    Cao, Kanyu
    Wang, Runsheng
    Ji, Zhigang
    Huang, Ru
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (08) : 4469 - 4475
  • [2] Defect-Based Empirical Model for On-State Degradation in Sub-20-nm DRAM Periphery pFETs Under Arbitrary Condition
    Wang, Da
    Zhou, Longda
    Xue, Yongkang
    Ren, Pengpeng
    Zhang, Lining
    Li, Xiong
    Liu, Xiangli
    Wang, Jianping
    Wu, Blacksmith
    Ji, Zhigang
    Wang, Runsheng
    Cao, Kanyu
    Huang, Ru
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (12) : 6669 - 6675