Impact-Based Area Allocation for Yield Optimization in Integrated Circuits

被引:3
|
作者
Abraham, Billion [1 ]
Widodo, Arif [1 ]
Chen, Poki [1 ]
机构
[1] Natl Taiwan Univ Sci & Technolt, Dept Elect & Comp Engn, 43,Sect 4,Keelung Rd, Taipei 106, Taiwan
关键词
Binary weighted circuit; impact-based area allocation; random mismatch; yield optimization;
D O I
10.1515/psr-2016-0017
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
In analog integrated circuit (IC) layout, area allocation is a very important issue for achieving good mismatch cancellation. However, most IC layout papers focus only on layout strategy to reduce systematic mismatch. In 2006, an outstanding paper presenting area allocation strategy was published to introduce technique for random mismatch reduction. Instead of using general theoretical study to prove the strategy, this research presented close-to-optimum simulations only on case-bycase basis. The impact-based area allocation for yield optimization in integrated circuits is proposed in this chapter. To demonstrate the corresponding strategy, not only a theoretical analysis but also an integral nonlinearity-based yield simulation will be given to derive optimum area allocation for binary weighted current steering digital-to-analog converter (DAC). The result will be concluded to convince IC designers how to allocate area for critical devices in an optimum way.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] YIELD OPTIMIZATION OF INTEGRATED-CIRCUITS
    YANAGAWA, T
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1973, ED20 (01) : 19 - 28
  • [2] Damping design of impact-based grain yield sensor
    Zhou, Jun
    Zhou, Guoxiang
    Miao, Yubin
    Liu, Chengliang
    Nongye Jixie Xuebao/Transactions of the Chinese Society of Agricultural Machinery, 2005, 36 (11): : 121 - 123
  • [3] Field testing of parallel beam impact-based yield monitor
    Nanjing Agricultural University, China
    不详
    不详
    Nongye Jixie Xuebao, 2006, 6 (102-105):
  • [4] On the effect of floorplanning on the yield of large area integrated circuits
    Koren, Z
    Koren, I
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (01) : 3 - 14
  • [5] Development of an Impact-Based Yield Monitor with CAN-Bus
    Wu, Guan
    Li, Minzan
    An, Xiaofei
    Liu, Junfeng
    SENSOR LETTERS, 2011, 9 (03) : 974 - 980
  • [6] IMPACT OF MASK DEFECTS ON INTEGRATED-CIRCUITS YIELD
    LECARPENTIER, J
    PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1983, 394 : 186 - 192
  • [7] Performance Analysis and Modelling of Impact-based Sensor in Yield Monitor System
    Liu, Renjie
    Zhang, Zhenqian
    Zhang, Man
    Yang, Wei
    Li, Minzan
    IFAC PAPERSONLINE, 2018, 51 (17): : 613 - 618
  • [8] OCBA in the Yield Optimization of Analog Integrated Circuits by Evolutionary Algorithms
    Guerra-Gomez, Ivick
    Tlelo-Cuautle, Esteban
    Gerardo de la Fraga, Luis
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1933 - 1936
  • [9] Generalized centers of gravity algorithm for yield optimization of integrated circuits
    Keramat, M
    Kielbasa, R
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : E334 - E337
  • [10] LARGE-SCALE FIELD STUDY OF IMPACT-BASED YIELD MONITOR PERFORMANCE
    McNaull, R. P.
    Darr, M. J.
    APPLIED ENGINEERING IN AGRICULTURE, 2020, 36 (02) : 197 - 204