Rigorous Study of Double Gate Tunneling Field Effect Transistor Structure Based on Silicon

被引:12
|
作者
Guenifi, N. [1 ]
Rahi, S. B. [2 ]
Ghodbane, T. [1 ]
机构
[1] Univ Mostefa Benboulaid Batna 2, LEA Elect Dept, Batna 05000, Algeria
[2] Indian Inst Technol Kanpur, Dept Elect Engn, Kanpur 208016, Uttar Pradesh, India
关键词
Tunnel FET; High-kappa Dielectric; Subthreshold Slope (SS); Band-to-Band Tunneling (BTBT); Quantum Mechanical Transport (QMT);
D O I
10.1166/mat.2018.1600
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Increased static and dynamic power dissipation in the integrated circuits (ICs) are the main obstacle for growing demands of smart phones and laptops, which require semiconductor devices having low power operation. As the conventional MOSFET has a thermodynamic limit of 60 mV/decade at 300 K on subthreshold slope (SS), so the device based on the mechanism other than diffusion over a thermal barrier came into existence. In this regard, Tunnel-FET (TFET) has emerged as a promising replacement. Due to its lower subthreshold slope (<60 mV/decade at 300 K), reduced OFF-current (I-OFF), reduced power consumption, and negligible short channel effects, TFETs have achieved a lot of attention in the recent years. In the present research work, double-gate TFET (DG-TFET) device has been investigated. The simulation result shows a very good I-ON/I-OFF ratio (10(12)) and low SS (similar to 41.54 mV/dec). The DG-TFET has very low off current, I-OFF (similar to 10(-17) A/mu m) and ON-current of (I-ON) similar to 10(-5) (A/mu m) using gate bias in the vicinity of 0.5 V. In addition, we have optimized the device parameters, thus improving the I-ON current and the I-ON/I-OFF ratio yield for two kinds of technologies (using HfO2 or SiO2 as gate dielectric). A comparison between the two technologies was made. Gate to drain (C-gd) capacitance as function of gate to source voltage V-GS as well as drain to source voltage V-DS at frequency f = 1 MHz, C-gd is weaker using SiO2 as gate dielectric compared to HfO2.
引用
收藏
页码:866 / 872
页数:7
相关论文
共 50 条
  • [1] Sandwich double gate vertical tunneling field-effect transistor
    Wang, Ying
    Zhang, Wen-hao
    Yu, Cheng-hao
    Cao, Fei
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 93 : 138 - 143
  • [2] A study of charge control and gate tunneling in a ferroelectric-oxide-silicon field effect transistor
    Lin, YY
    Zhang, YF
    Singh, J
    FERROELECTRIC THIN FILMS X, 2002, 688 : 383 - 388
  • [3] Study on the novel double-gate tunneling field-effect transistor with InAs source
    Dai, Yuehua
    Li, Ning
    Chen, Zhen
    Jin, Bo
    PROCEEDINGS OF THE 2015 4TH INTERNATIONAL CONFERENCE ON COMPUTER, MECHATRONICS, CONTROL AND ELECTRONIC ENGINEERING (ICCMCEE 2015), 2015, 37 : 1493 - 1500
  • [4] Device design and scalability of a double-gate tunneling field-effect transistor with silicon - germanium source
    Toh, Eng-Huat
    Wang, Grace Huiqi
    Chan, Lap
    Sylvester, Dennis
    Heng, Chun-Huat
    Samudra, Ganesh S.
    Yeo, Yee-Chia
    Japanese Journal of Applied Physics, 2008, 47 (4 PART 2): : 2593 - 2597
  • [5] SILICON FIELD-EFFECT TRANSISTOR BASED ON QUANTUM TUNNELING
    TUCKER, JR
    WANG, CL
    CARNEY, PS
    APPLIED PHYSICS LETTERS, 1994, 65 (05) : 618 - 620
  • [6] Device physics and design of double-gate tunneling field-effect transistor by silicon film thickness optimization
    Toh, Eng-Huat
    Wang, Grace Huiqi
    Samudra, Ganesh
    Yeo, Yee-Chia
    APPLIED PHYSICS LETTERS, 2007, 90 (26)
  • [7] Device design and scalability of a double-gate tunneling field-effect transistor with silicon-germanium source
    Toh, Eng-Huat
    Wang, Grace Huiqi
    Chan, Lap
    Sylvester, Dennis
    Heng, Chun-Huat
    Samudra, Ganesh S.
    Yeo, Yee-Chia
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2593 - 2597
  • [8] Characterization of Double-Gate PN Type Tunneling Field-Effect Transistor
    Kuo, Cheng-Chun
    Lin, Jyi-Tsong
    Yeh, Chih-Ting
    Kranti, Abhinav
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 58 - 60
  • [9] Study of charge control and gate tunneling in a ferroelectric-oxide-silicon field effect transistor: Comparison with a conventional metal-oxide-silicon structure
    Lin, YY
    Zhang, YF
    Singh, J
    York, R
    Mishra, U
    JOURNAL OF APPLIED PHYSICS, 2001, 89 (03) : 1856 - 1860
  • [10] RESONANT TUNNELING GATE FIELD-EFFECT TRANSISTOR
    CAPASSO, F
    SEN, S
    BELTRAM, F
    CHO, AY
    ELECTRONICS LETTERS, 1987, 23 (05) : 225 - 226