OPTIMAL TRADEOFFS FOR ADDITION ON SYSTOLIC ARRAYS

被引:0
|
作者
AGGARWAL, A [1 ]
CARTER, JL [1 ]
KOSARAJU, SR [1 ]
机构
[1] JOHNS HOPKINS UNIV,DEPT COMP SCI,BALTIMORE,MD 21218
关键词
Addition; Area; Boundary layouts; Input/output ports; Time; VLSI circuits;
D O I
10.1007/BF01759034
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The complexity of adding two n-bit numbers on a two-dimensional systolic array is investigated. We consider different constraints on the systolic array, including: whether or not the input and output ports lie on the periphery of the array, constraints placed on the arrival and departure times of inputs and outputs . For all combinations of the above constraints, we obtain optimal tradeoffs among the resources of area, pipeline delay, and worst-case time. It turns out that there is a subtle interplay among the constraints and some of our results seem counterintuitive. For instance, we show that allowing more-significant bits to arrive earlier than less-significant bits can speed up addition by a factor of log n. We also show that multiplexing can often result in a smaller array. On the other hand, we show that some known results, such as Chazelle and Monier's bounds for arrays that have input/output ports on the perimeter, also hold in less constrained models. © 1991 Springer-Verlag New York Inc.
引用
收藏
页码:49 / 71
页数:23
相关论文
共 50 条
  • [1] OPTIMAL TRADEOFFS FOR ADDITION ON SYSTOLIC ARRAYS
    AGGARWAL, A
    CARTER, JL
    KOSARAJU, SR
    LECTURE NOTES IN COMPUTER SCIENCE, 1986, 227 : 57 - 69
  • [2] THE DESIGN OF OPTIMAL SYSTOLIC ARRAYS
    LI, GJ
    WAH, BW
    IEEE TRANSACTIONS ON COMPUTERS, 1985, 34 (01) : 66 - 77
  • [3] Optimal systolic arrays for decimation filters
    Dunstan, N
    Lenders, PM
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1995, 43 (12) : 3085 - 3086
  • [4] DESIGN OF OPTIMAL SYSTOLIC ARRAYS.
    Li, Guo-Jie
    Wah, Benjamin W.
    IEEE Transactions on Computers, 1985, C-34 (01) : 66 - 77
  • [5] OPTIMAL RUNTIME RECONFIGURATION STRATEGIES FOR SYSTOLIC ARRAYS
    Jacob, Arpith C.
    Buhler, Jeremy D.
    Chamberlain, Roger D.
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 162 - 167
  • [6] The design of optimal planar systolic arrays for matrix multiplication
    Milentijevic, IZ
    Milovanovic, IZ
    Milovanovic, EI
    Stojcev, MK
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 1997, 33 (06) : 17 - 35
  • [7] SYSTOLIC ALGORITHMS FOR MATRIX MULTIPLICATION ON SPACE OPTIMAL 1D SYSTOLIC ARRAYS
    Randjelovic, B. M.
    Milovanovic, E. I.
    Milovanovic, I. Z.
    FACTA UNIVERSITATIS-SERIES MATHEMATICS AND INFORMATICS, 2014, 29 (03): : 243 - 259
  • [8] OPTIMAL WEIGHT EXTRACTION FOR ADAPTIVE BEAMFORMING USING SYSTOLIC ARRAYS
    TANG, CFT
    LIU, KJR
    TRETTER, SA
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1994, 30 (02) : 367 - 385
  • [9] ON SYNTHESIZING OPTIMAL FAMILY OF LINEAR SYSTOLIC ARRAYS FOR MATRIX MULTIPLICATION
    KUMAR, VKP
    TSAI, YC
    IEEE TRANSACTIONS ON COMPUTERS, 1991, 40 (06) : 770 - 774
  • [10] SYNTHESIS OF TIME-OPTIMAL SYSTOLIC ARRAYS WITH CELLS WITH INNER STRUCTURE
    LISPER, B
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1990, 10 (02) : 182 - 187