ADDRESSING DESIGN FOR TESTABILITY AT THE ARCHITECTURAL LEVEL

被引:16
|
作者
CHICKERMANE, V
LEE, J
PATEL, JH
机构
[1] UNIV ILLINOIS,CTR RELIABLE & HIGH PERFORMANCE COMP,URBANA,IL 61801
[2] UNIV VIRGINIA,DEPT ELECT ENGN,CHARLOTTESVILLE,VA 22903
关键词
26;
D O I
10.1109/43.293949
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing use of hardware description languages (HDL's) in VLSI design and the emergence of high-level test generation programs has led to an interesting problem. There is a need for design for testability (DFT) techniques that can be applied early in the design phase to improve the effectiveness of ATPG programs on hard-to-test circuits. By an early identification of hard-to-test areas of a circuit, testability can be inserted prior to logic synthesis. In this paper, we first present a comparative study of a gate-level test generator and a high-level test generator by benchmarking them on a common suite of circuits. Based on an evaluation of the results, we propose techniques to automatically extract information from the high-level circuit description that could improve the performance of both ATPG tools. An automatic DFT tool that utilizes VHDL descriptions of the circuit to make an intelligent selection of flip-flops for partial scan is then described. Results on six hard-to-test circuits show that very high fault coverages can be obtained by both a gate-level and a high-level test generator on these circuits after scan. With this detailed study we demonstrate that a DFT tool can make a more efficient and effective selection of partial scan flip-flops by exploiting the high-level circuit information. It can accurately predict the hard-to-test areas of a circuit. Significant improvements in fault coverage and ATPG efficiency, and speedups in ATPG time, can be obtained by a gate-level and a high-level test generator after high-level scan selection.
引用
收藏
页码:920 / 934
页数:15
相关论文
共 50 条
  • [1] Register-transfer level testability analysis and its application to design for testability
    Takahashi, M
    Sakurai, R
    Noda, H
    Kambe, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1998, E81A (12) : 2646 - 2654
  • [2] Measuring and improving software testability at the design level
    Zakeri-Nasrabadi, Morteza
    Parsa, Saeed
    Jafari, Sadegh
    INFORMATION AND SOFTWARE TECHNOLOGY, 2024, 174
  • [3] Diagrammatic Approaches in Architectural Design Addressing architectural and urban design through the use of diagrams
    Marcos, Carlos L.
    Fernandez de Arevalo, Pedro Pignatelli
    ECAADE 2018: COMPUTING FOR A BETTER TOMORROW, VO 1, 2018, : 595 - 604
  • [4] Considering testability during high-level design
    Dey, Sujit
    Raghunathan, Anand
    Roy, Rabindra K.
    Proceedings of the Asia and South Pacific Design Automation Conference, ASP-DAC, 1998, : 205 - 210
  • [5] ARCHITECTURAL SUPPORT FOR VARIABLE ADDRESSING IN ADA - A DESIGN APPROACH
    BISWAS, P
    DASGUPTA, S
    INTERNATIONAL JOURNAL OF COMPUTER & INFORMATION SCIENCES, 1985, 14 (01): : 51 - 72
  • [6] Considering testability during high-level design
    Dey, S
    Raghunathan, A
    Roy, RK
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 205 - 210
  • [7] ARCHITECTURAL PARTITIONING FOR SYSTEM LEVEL DESIGN
    LAGNESE, ED
    THOMAS, DE
    26TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, 1989, : 62 - 67
  • [8] Research of design for system-level testability and system partition
    Li, TG
    Huang, KL
    Lian, GY
    Wang, BL
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 1, 2005, : 242 - 245
  • [9] Enhancing testability in architectural design for the new generation of core-based embedded systems
    Assaf, MH
    Das, SR
    Petriu, EM
    Sahinoglu, M
    EIGHTH IEEE INTERNATIONAL SYMPOSIUM ON HIGH ASSURANCE SYSTEMS ENGINEERING, PROCEEDINGS, 2004, : 312 - 313
  • [10] A design and analysis of the missile weapons in the system-level testability
    Huang, KL
    Lian, GY
    Wei, ZL
    ICEMI'2003: PROCEEDINGS OF THE SIXTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOLS 1-3, 2003, : 259 - 262