A HIGH-SPEED ATM SWITCHING ARCHITECTURE USING SMALL SHARED SWITCH BLOCKS

被引:0
|
作者
ENDO, K
YAMANAKA, N
机构
关键词
ATM; B-ISDN; RING ARBITRATOR; CONTENTION CONTROL; MATRIX SWITCH; HIGH-SPEED;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a compact high-speed ATM switching architecture that employs a novel arbitration method. The N x N matrix shaped crosspoint switch is realized with D small switch blocks (SSBs). The number of crosspoints and address comparators is reduced from N2 to (N/D)2. Each block contains N/D input lines and N/D output lines. The association between output lines and output ports is logically changed each cell period. This arrangement permits each input port to be connected to N/D output ports in each cell period. Output-line contention control is realized block-by-block so high-speed operation is realized. The traffic characteristics of the proposed switch architecture are analyzed using computer simulations. According to the simulation results, the cell loss rate of 10(-8) is achieved with only 100-cell input and output-buffers under the heavy random load of 0.9 for any size switch. The proposed ATM switching architecture can construct the Gbit/s high-speed ATM switch fabric needed for B-ISDN.
引用
收藏
页码:736 / 740
页数:5
相关论文
共 50 条
  • [1] THE BARREL SWITCH - AN ATM SWITCH ARCHITECTURE FOR HIGH-SPEED SWITCHING
    SHOBATAKE, Y
    [J]. ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 1994, 77 (10): : 11 - 20
  • [2] A SHARED MULTIBUFFER ARCHITECTURE FOR HIGH-SPEED ATM SWITCH LSIS
    KONDOH, H
    NOTANI, H
    YAMANAKA, H
    HIGASHITANI, K
    SAITO, H
    HAYASHI, I
    MATSUDA, Y
    OSHIMA, K
    NAKAYA, M
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (07) : 1094 - 1101
  • [3] HIGH-SPEED ATM SWITCHING
    DENZEL, WE
    [J]. IEEE COMMUNICATIONS MAGAZINE, 1993, 31 (02) : 26 - 26
  • [4] A high-speed arbitration scheme for an input buffering ATM switch architecture
    Paik, JH
    Jung, YO
    Lim, CT
    [J]. APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 326 - 329
  • [5] High-speed ATM switch fabrics
    Roberts, C
    [J]. ELECTRONIC ENGINEERING, 1999, 71 (870): : 9 - 10
  • [6] HIGH-SPEED SWITCHING FOR ATM - THE BSS
    FAYET, C
    JACQUES, A
    PUJOLLE, G
    [J]. COMPUTER NETWORKS AND ISDN SYSTEMS, 1994, 26 (09): : 1225 - 1234
  • [7] Low-Latency Scalable Switch Architecture for ATM/WDM High-speed Networks
    Ushadevi, M. B.
    Mahesh, H. M.
    Ravikumar, H. M.
    [J]. ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 462 - +
  • [8] A high-speed tandem-crosspoint ATM switch architecture with input and output buffers
    Oki, E
    Yamanaka, N
    [J]. IEICE TRANSACTIONS ON COMMUNICATIONS, 1998, E81B (02) : 215 - 223
  • [9] High-speed tandem-crosspoint ATM switch architecture with input and output buffers
    NTT Network Service Systems Lab, Musashino-shi, Japan
    [J]. IEICE Trans Commun, 2 (215-223):
  • [10] New MPLS switch architecture supporting diffserv for high-speed switching and QoS
    Lee, TW
    Kim, YC
    Lee, MYO
    [J]. HIGH SPEED NETWORKS AND MULTIMEDIA COMMUNICATIONS, PROCEEDINGS, 2004, 3079 : 280 - 289