A UNIVERSAL PARALLEL COMPUTER ARCHITECTURE

被引:1
|
作者
DALLY, WJ [1 ]
机构
[1] MIT, COMP SCI LAB, CAMBRIDGE, MA 02139 USA
关键词
PARALLEL PROCESSING; CONCURRENT COMPUTING; MULTICOMPUTERS; MULTIPROCESSORS; GRAIN-SIZE; BALANCE; MECHANISMS; INTERCONNECTION NETWORKS;
D O I
10.1007/BF03037177
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advances in interconnection network performance and interprocessor interaction mechanisms enable the construction of fine-grain parallel computers in which the nodes are physically small and have a small amount of memory. This class of machines has a much higher ratio of processor to memory area and hence provides greater processor throughput and memory bandwidth per unit cost relative to conventional memory-dominated machines. This paper describes the technology and architecture trends motivating fine-grain architecture and the enabling technologies of high-performance interconnection networks and low-overhead interaction mechanisms. We conclude with a discussion of our experiences with the J-Machine, a prototype fine-grain concurrent computer.
引用
收藏
页码:227 / 249
页数:23
相关论文
共 50 条
  • [1] Parallel computer architecture
    Müller, S
    Stenström, P
    Valero, M
    Vassiliadis, S
    [J]. EURO-PAR 2000 PARALLEL PROCESSING, PROCEEDINGS, 2000, 1900 : 537 - 538
  • [2] A universal architecture for parallel embedded systems
    Mayer-Lindenberg, F
    [J]. INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-IV, PROCEEDINGS, 1998, : 1497 - 1503
  • [3] The new landscape of parallel computer architecture
    Shalf, John
    [J]. SCIDAC 2007: SCIENTIFIC DISCOVERY THROUGH ADVANCED COMPUTING, 2007, 78
  • [4] FreeTIV parallel computer: Architecture and environment
    Amiot, F
    Pissaloux, EE
    [J]. 5TH INTERNATIONAL WORKSHOP ON COMPUTER ARCHITECTURES FOR MACHINE PERCEPTION, PROCEEDINGS, 2000, : 12 - 17
  • [5] PARALLEL ARCHITECTURE FOR A DIGITAL OPTICAL COMPUTER
    STUCKE, G
    [J]. APPLIED OPTICS, 1989, 28 (02): : 363 - 370
  • [6] A PARALLEL COMPUTER ARCHITECTURE FOR CONTINUOUS SIMULATION
    HAMBLEN, JO
    ALFORD, CO
    [J]. IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1988, 24 (06) : 719 - 725
  • [7] FreeTIV parallel computer: Architecture and environment
    [J]. Amiot, Franck, 2000, IEEE, Piscataway, NJ, United States
  • [8] Topic 7 - Parallel Computer Architecture and ILP
    Ungerer, T
    Larriba-Pey, JL
    Skadron, K
    Trancoso, P
    [J]. EURO-PAR 2005 PARALLEL PROCESSING, PROCEEDINGS, 2005, 3648 : 485 - 485
  • [9] Parallel quantum computer simulation on the CUDA architecture
    Gutierrez, Eladio
    Romero, Sergio
    Trenas, Maria A.
    Zapata, Emilio L.
    [J]. COMPUTATIONAL SCIENCE - ICCS 2008, PT 1, 2008, 5101 : 700 - 709
  • [10] A Dual Source, Parallel Architecture for Computer Vision
    A.M. Wallace
    G.J. Michaelson
    N. Scaife
    W.J. Austin
    [J]. The Journal of Supercomputing, 1998, 12 : 37 - 56